

www.ti.com

SLLS683D-JULY 2006-REVISED APRIL 2007

### FEATURES

- ESD Protection Exceeds
  - ±15-kV Human-Body Model (HBM)
  - ±8-kV IEC 61000-4-2 Contact Discharge
  - ±15-kV IEC 61000-4-2 Air-Gap Discharge
- Low 1.5-pF Input Capacitance ٠
- Low 1-nA (Max) Leakage Current
- Low 1-nA Supply Current
- 0.9-V to 5.5-V Supply-Voltage Range •
- **3-Channel Device**
- Space-Saving DRL, DRY, and QFN Package • Options
- Alternate 2-, 4-, and 6-Channel Options Available: TPD2E001, TPD4E001, and **TPD6E001**

## APPLICATIONS

- **USB 2.0**
- Ethernet
- FireWire™
- Video
- **Cell Phones**
- **SVGA Video Connections**
- Glucosemeters

### DESCRIPTION/ORDERING INFORMATION

The TPD3E001 is a low-capacitance ±15-kV ESD-protection diode array designed to protect sensitive electronics attached to communication lines. Each channel consists of a pair of diodes that steer ESD current pulses to V<sub>CC</sub> or GND. The TPD3E001 protects against ESD pulses up to ±15-kV Human-Body Model (HBM), ±8-kV Contact Discharge, and ±15-kV Air-Gap Discharge, as specified in IEC 61000-4-2. This device has a 1.5-pF capacitance per channel, making it ideal for use in high-speed data IO interfaces.

The TPD3E001 is a triple-ESD structure designed for USB On-the-Go (OTG) and video applications.

The TPD3E001 is available in DRL, DRY, and thin QFN packages and is specified for -40°C to 85°C operation.

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |  |  |  |  |
|----------------|------------------------|-----------------------|------------------|--|--|--|--|--|
|                | 1.6 × 1.6 SOP – DRL    | TPD3E001DRLR          | 2BR              |  |  |  |  |  |
| –40°C to 85°C  | 1.45 × 1 SON – DRY     | TPD3E001DRYR          | 2B               |  |  |  |  |  |
|                | 3×3 QFN – DRS          | TPD3E001DRSR          | ZWL              |  |  |  |  |  |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI (1) website at www.ti.com.



N.C. - Not internally connected

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas **6**0 Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. FireWire is a trademark of Apple Computer, Inc.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

### ORDERING INFORMATION

SLLS683D-JULY 2006-REVISED APRIL 2007

#### TEXAS INSTRUMENTS www.ti.com

### LOGIC BLOCK DIAGRAM



#### **PIN DESCRIPTION**

| DRL<br>NO. | DRY<br>NO. | DRS<br>NO. | NAME            | FUNCTION                                                                          |
|------------|------------|------------|-----------------|-----------------------------------------------------------------------------------|
| 1, 2, 4    | 1, 2, 4    | 1, 2, 4    | IOx             | ESD-protected channel                                                             |
| 3          | 3          | 3          | GND             | Ground                                                                            |
| 5          | 6          | 6          | V <sub>CC</sub> | Power-supply input. Bypass $V_{CC}$ to GND with a 0.1- $\mu F$ ceramic capacitor. |
|            | 5          | 5          | N.C.            | No connection. Not internally connected.                                          |
|            |            | EP         | EP              | Exposed pad. Connect to GND.                                                      |

SLLS683D-JULY 2006-REVISED APRIL 2007

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                    |                    |  | MIN  | MAX                   | UNIT |
|------------------|------------------------------------|--------------------|--|------|-----------------------|------|
| V <sub>CC</sub>  |                                    |                    |  | -0.3 | 7                     | V    |
| V <sub>I/O</sub> |                                    |                    |  | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| T <sub>stg</sub> | Storage temperature range          |                    |  |      | 150                   | °C   |
| TJ               | Junction temperature               |                    |  |      | 150                   | °C   |
|                  | Dump tomporature (addering)        | Infrared (15 s)    |  |      | 220                   | °C   |
|                  | Bump temperature (soldering)       | Vapor phase (60 s) |  |      | 215                   | C    |
|                  | Lead temperature (soldering, 10 s) |                    |  |      | 300                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Electrical Characteristics**

 $V_{CC}$  = 5 V  $\pm$  10%,  $T_A$  = -40°c to 85°C (unless otherwise noted)

| PARAMETER        |                                      | TEST CON                                                               | MIN                    | TYP <sup>(1)</sup> | MAX                  | UNIT                  |    |
|------------------|--------------------------------------|------------------------------------------------------------------------|------------------------|--------------------|----------------------|-----------------------|----|
| $V_{CC}$         | Supply voltage                       |                                                                        | 0.9                    |                    | 5.5                  | V                     |    |
| I <sub>CC</sub>  | Supply current                       |                                                                        |                        |                    | 1                    | 100                   | nA |
| V <sub>F</sub>   | Diode forward voltage                | I <sub>F</sub> = 10 mA                                                 |                        | 0.65               |                      | 0.95                  | V  |
| VBR              | Breakdown Voltage                    | I <sub>BR</sub> = 10mA                                                 | I <sub>BR</sub> = 10mA |                    |                      |                       | V  |
|                  | T <sub>A</sub> = 25°C, ±15-kV HBM,   | Positive transients                                                    |                        |                    | V <sub>CC</sub> + 25 |                       |    |
|                  |                                      | I <sub>F</sub> = 10 A                                                  | Negative transients    |                    |                      | -25                   |    |
|                  |                                      | T <sub>A</sub> = 25°C,                                                 | Positive transients    |                    |                      | V <sub>CC</sub> + 60  |    |
| V <sub>C</sub>   | Channel clamp voltage <sup>(2)</sup> | $\pm$ 8-kV Contact Discharge<br>(IEC 61000-4-2), I <sub>F</sub> = 24 A | Negative transients    |                    |                      | -60                   | V  |
|                  |                                      | $T_A = 25^{\circ}C,$                                                   | Positive transients    |                    |                      | V <sub>CC</sub> + 100 |    |
|                  |                                      | ±15-kV Air-Gap Discharge<br>(IEC 61000-4-2), I <sub>F</sub> = 45 A     | Negative transients    |                    |                      | -100                  |    |
| l <sub>i/o</sub> | Channel leakage current              | $V_{i/o} = GND \text{ or } V_{CC}$                                     |                        |                    |                      | ±1                    | nA |
| Cio              | Channel input capacitance            | $V_{CC} = 5$ V, bias of $V_{CC}/2$                                     |                        |                    | 1.5                  |                       | pF |

(1) Typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

(2) Channel clamp voltage is not production tested.

#### **ESD** Protection

| PARAMETER                       | TYP | UNIT |
|---------------------------------|-----|------|
| HBM                             | ±15 | kV   |
| IEC 61000-4-2 Contact Discharge | ±8  | kV   |
| IEC 61000-4-2 Air-Gap Discharge | ±15 | kV   |



SLLS683D-JULY 2006-REVISED APRIL 2007





SLLS683D-JULY 2006-REVISED APRIL 2007

### **APPLICATION INFORMATION**



#### **Detailed Description**

When placed near the connector, the TPD3E001 ESD solution offers little or no signal distortion during normal operation due to low IO capacitance and ultra-low leakage current specifications. The TPD3E001 ensures that the core circuitry is protected and the system is functioning properly in the event of an ESD strike. For proper operation, the following layout/ design guidelines should be followed:

- 1. Place the TPD3E001 solution close to the connector. This allows the TPD3E001 to take away the energy associated with ESD strike before it reaches the internal circuitry of the system board.
- Place a 0.1-μF capacitor very close to the V<sub>CC</sub> pin. This limits any momentary voltage surge at the IO pin during the ESD strike event.
- 3. Ensure that there is enough metallization for the V<sub>CC</sub> and GND loop. During normal operation, the TPD3E001 consumes nA leakage current. But during the ESD event, V<sub>CC</sub> and GND may see 15 A to 30 A of current, depending on the ESD level. Sufficient current path enables safe discharge of all the energy associated with the ESD strike.
- 4. Leave the unused IO pins floating.
- 5. The  $V_{CC}$  pin can be connected in two different ways:
- a. If the V<sub>CC</sub> pin is connected to the system power supply, the TPD3E001 works as a transient suppressor for any signal swing above V<sub>CC</sub> + V<sub>F</sub>. A 0.1- $\mu$ F capacitor on the device V<sub>CC</sub> pin is recommended for ESD bypass.
- b. If the V<sub>CC</sub> pin is not connected to the system power supply, the TPD3E001 can tolerate higher signal swing in the range up to 10 V. Please note that a 0.1-µF capacitor is still recommended at the V<sub>CC</sub> pin for ESD bypass.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|---------------|--------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| TPD3E001DRLR     | ACTIVE        | SOT          | DRL                | 5    | 4000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 2BR               | Samples |
| TPD3E001DRLRG4   | ACTIVE        | SOT          | DRL                | 5    | 4000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 2BR               | Samples |
| TPD3E001DRSR     | ACTIVE        | SON          | DRS                | 6    | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ZWL               | Samples |
| TPD3E001DRYR     | ACTIVE        | SON          | DRY                | 6    | 5000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 2B                | Samples |
| TPD3E001DRYRG4   | ACTIVE        | SON          | DRY                | 6    | 5000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | 2B                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



24-Jan-2013

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Pin1

Quadrant

Q3

Q2

Q1

### **TAPE AND REEL INFORMATION**

#### **REEL DIMENSIONS**

TEXAS INSTRUMENTS





SOT

SON

SON

TAPE AND REEL INFORMATION

TPD3E001DRLR

TPD3E001DRSR

TPD3E001DRYR

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

1.78

3.3

1.65

1.98

3.3

1.2

K0

(mm)

0.69

1.1

0.7

**P1** 

(mm)

4.0

8.0

4.0

w

(mm)

8.0

12.0

8.0

| *All dimensions are nominal |   |                    |  |                          |                          |            |            |
|-----------------------------|---|--------------------|--|--------------------------|--------------------------|------------|------------|
| Device                      | • | Package<br>Drawing |  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) |

5

6

6

4000

1000

5000

180.0

330.0

179.0

8.4

12.4

8.4

DRL

DRS

DRY

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD3E001DRLR | SOT          | DRL             | 5    | 4000 | 202.0       | 201.0      | 28.0        |
| TPD3E001DRSR | SON          | DRS             | 6    | 1000 | 367.0       | 367.0      | 35.0        |
| TPD3E001DRYR | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |

DRL (R-PDSO-N5)

PLASTIC SMALL OUTLINE



NOTES:

All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α. B. This drawing is subject to change without notice.

🖄 Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.





DRL (R-PDSO-N5)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



## **MECHANICAL DATA**



- Β. This drawing is subject to change without notice.
- SON (Small Outline No-Lead) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. C. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.



# DRS (S-PWSON-N6)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



## **MECHANICAL DATA**



- C. SON (Small Outline No-Lead) package configuration.
- $\Delta$  The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs.
- E. This package complies to JEDEC MO-287 variation UFAD.
- 🖄 See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape.



DRY (R-PUSON-N6)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.

TEXAS INSTRUMENTS www.ti.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated