# Single Supply, Rail to Rail Low Power FET-Input Op Amp **AD820** ### **FEATURES** **True Single Supply Operation Output Swings Rail-to-Rail** Input Voltage Range Extends Below Ground Single Supply Capability from +3 V to +36 V Dual Supply Capability from ±1.5 V to ±18 V **Excellent Load Drive** Capacitive Load Drive Up to 350 pF Minimum Output Current of 15 mA **Excellent AC Performance for Low Power** 800 µA Max Quiescent Current Unity Gain Bandwidth: 1.8 MHz Slew Rate of 3.0 V/µs **Excellent DC Performance** 800 μV Max Input Offset Voltage 1 μV/°C Typ Offset Voltage Drift 25 pA Max Input Bias Current **Low Noise** 13 nV/√Hz @ 10 kHz ### **APPLICATIONS** Battery Powered Precision Instrumentation Photodiode Preamps Active Filters 12- to 14-Bit Data Acquisition Systems Medical Instrumentation Low Power References and Regulators ### PRODUCT DESCRIPTION The AD820 is a precision, low power FET input op amp that can operate from a single supply of $\pm 3.0 \text{ V}$ to 36 V, or dual supplies of $\pm 1.5 \text{ V}$ to $\pm 18 \text{ V}$ . It has true single supply capability with an input voltage range extending below the negative rail, Figure 1. Typical Distribution of Input Bias Current ### REV. B Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. #### CONNECTION DIAGRAMS 8-Lead Plastic Mini-DIP 8-Lead SOIC allowing the AD820 to accommodate input signals below ground in the single supply mode. Output voltage swing extends to within 10 mV of each rail providing the maximum output dynamic range. Offset voltage of 800 $\mu$ V max, offset voltage drift of 1 $\mu$ V/°C, typ input bias currents below 25 pA and low input voltage noise provide dc precision with source impedances up to a Gigaohm. 1.8 MHz unity gain bandwidth, –93 dB THD at 10 kHz and 3 V/ $\mu$ s slew rate are provided for a low supply current of 800 $\mu$ A. The AD820 drives up to 350 pF of direct capacitive load and provides a minimum output current of 15 mA. This allows the amplifier to handle a wide range of load conditions. This combination of ac and dc performance, plus the outstanding load drive capability, results in an exceptionally versatile amplifier for the single supply user. The AD820 is available in three performance grades. The A and B grades are rated over the industrial temperature range of -40°C to +85°C. There is 3 V grade—the AD820A-3V, rated over the industrial temperature range. The AD820 is offered in two varieties of 8-lead package: plastic DIP, and surface mount (SOIC). Figure 2. Gain of +2 Amplifier; $V_S = +5$ , 0, $V_{IN} = 2.5$ V Sine Centered at 1.25 Volts # $\textbf{AD820-SPECIFICATIONS} \ \, (\textbf{V}_{\text{S}}=\textbf{0},\textbf{5} \, \, \text{volts} \, \textbf{@} \, \textbf{T}_{\text{A}}=\textbf{+25}^{\circ}\textbf{C}, \, \textbf{V}_{\text{CM}}=\textbf{0} \, \textbf{V}, \, \textbf{V}_{\text{OUT}}=\textbf{0.2} \, \textbf{V} \, \, \text{unless otherwise noted})$ | Parameter | Conditions | Min | AD820A<br>Typ | Max | Min | AD820B<br>Typ | Max | Units | |---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------|-----------------------------------------------------------------|----------------------|--------------------------|-----------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature Offset Drift | | | 0.1<br>0.5<br>2 | 0.8<br>1.2 | | 0.1<br>0.5<br>2 | 0.4<br>0.9 | mV<br>mV<br>μV/°C | | Input Bias Current at T <sub>MAX</sub> Input Offset Current | $V_O = 0 V \text{ to } 4 V$ | | 2<br>0.5<br>2 | 25<br>5<br>20 | | 2<br>0.5<br>2 | 10<br>2.5<br>10 | pA<br>nA<br>pA | | at T <sub>MAX</sub><br>Open-Loop Gain | $V_{O} = 0.2 \text{ V to } 4 \text{ V}$ $R_{L} = 100 \text{k}$ | 400 | 0.5<br>1000 | | 500 | 0.5<br>1000 | | nA<br>V/mV | | $T_{MIN}$ to $T_{MAX}$ | $R_L = 10k$ | 400<br>80 | 150 | | 400<br>80 | 150 | | V/mV<br>V/mV | | ${ m T_{MIN}}$ to ${ m T_{MAX}}$ ${ m T_{MIN}}$ to ${ m T_{MAX}}$ | $R_L = 1k$ | 80<br>15<br>10 | 30 | | 80<br>15<br>10 | 30 | | V/mV<br>V/mV<br>V/mV | | NOISE/HARMONIC PERFORMANCE<br>Input Voltage Noise | | | | | 10 | | | 77111 | | 0.1 Hz to 10 Hz f = 10 Hz f = 100 Hz f = 1 kHz f = 10 kHz Input Current Noise | | | 2<br>25<br>21<br>16<br>13 | | | 2<br>25<br>21<br>16<br>13 | | $\begin{array}{c} \mu V \ p \text{-} p \\ n V / \sqrt{Hz} \\ n V / \sqrt{Hz} \\ n V / \sqrt{Hz} \\ n V / \sqrt{Hz} \\ n V / \sqrt{Hz} \end{array}$ | | 0.1 Hz to 10 Hz<br>f = 1 kHz<br>Harmonic Distortion | $R_{L} = 10k \text{ to } 2.5 \text{ V}$ | | 18<br>0.8 | | | 18<br>0.8 | | fA p-p<br>fA/√Hz | | f = 10 kHz<br>DYNAMIC PERFORMANCE | $V_0 = 0.25 \text{ V to } 4.75 \text{ V}$ | | -93 | | | -93 | | dB | | Unity Gain Frequency<br>Full Power Response<br>Slew Rate | $V_{\rm O} p - p = 4.5 \text{ V}$ | | 1.8<br>210<br>3 | | | 1.8<br>210<br>3 | | MHz<br>kHz<br>V/µs | | Settling Time<br>to 0.1%<br>to 0.01% | $V_0 = 0.2 \text{ V to } 4.5 \text{ V}$ | | 1.4<br>1.8 | | | 1.4<br>1.8 | | μs<br>μs | | INPUT CHARACTERISTICS Common-Mode Voltage Range <sup>1</sup> T <sub>MIN</sub> to T <sub>MAX</sub> CMRR T <sub>MIN</sub> to T <sub>MAX</sub> | V <sub>CM</sub> = 0 V to +2 V | -0.2<br>-0.2<br>66<br>66 | 80 | 4 4 | -0.2<br>-0.2<br>72<br>66 | 80 | 4 4 | V<br>V<br>dB<br>dB | | Input Impedance<br>Differential<br>Common Mode | | | $\begin{array}{c c} 10^{13} & 0.5 \\ 10^{13} & 2.8 \end{array}$ | | | $\begin{array}{c c} 10^{13} & 0.5 \\ 10^{13} & 2.8 \end{array}$ | | $\Omega \ pF$ $\Omega \ pF$ | | OUTPUT CHARACTERISTICS Output Saturation Voltage <sup>2</sup> V <sub>OL</sub> -V <sub>EE</sub> | I <sub>SINK</sub> = 20 μA | | 5 | 7 | | 5 | 7 | mV | | ${ m T_{MIN}}$ to ${ m T_{MAX}}$ ${ m V_{CC}}$ – ${ m V_{OH}}$ | $I_{\text{SOURCE}} = 20 \mu\text{A}$ | | 10 | 10<br>14<br>20 | | 10 | 10<br>14<br>20 | mV<br>mV<br>mV | | $T_{ m MIN}$ to $T_{ m MAX}$ $V_{ m OL}$ $V_{ m EE}$ $T_{ m MIN}$ to $T_{ m MAX}$ | $I_{SINK} = 2 \text{ mA}$ | | 40 | 55<br>80 | | 40 | 55<br>80 | mV<br>mV | | $V_{ m CC}$ $V_{ m OH}$ $T_{ m MIN}$ to $T_{ m MAX}$ $V_{ m OL}$ $V_{ m EE}$ | $I_{SOURCE} = 2 \text{ mA}$<br>$I_{SINK} = 15 \text{ mA}$ | | 80<br>300 | 110<br>160<br>500 | | 80<br>300 | 110<br>160<br>500 | mV<br>mV<br>mV | | $T_{ m MIN}$ to $T_{ m MAX}$ $V_{ m CC}\!\!-\!\!V_{ m OH}$ $T_{ m MIN}$ to $T_{ m MAX}$ | $I_{\text{SOURCE}} = 15 \text{ mA}$ | 15 | 800 | 1000<br>1500<br>1900 | 1.5 | 800 | 1000<br>1500<br>1900 | mV<br>mV<br>mV | | Operating Output Current $T_{MIN}$ to $T_{MAX}$<br>Short Circuit Current Capacitive Load Drive | | 15<br>12 | 25<br>350 | | 15<br>12 | 25<br>350 | | mA<br>mA<br>mA<br>pF | | POWER SUPPLY Quiescent Current Power Supply Rejection T <sub>MIN</sub> to T <sub>MAX</sub> | $T_{MIN}$ to $T_{MAX}$<br>$V_S$ + = 5 V to 15 V | 70<br>70 | 620<br>80 | 800 | 66<br>66 | 620<br>80 | 800 | μA<br>dB<br>dB | -2- REV. B | Parameter | Conditions | Min | AD820A<br>Typ | Max | Min | AD820B<br>Typ | Max | Units | |-----------------------------------------------------------|----------------------------------------------|--------------|------------------|------------|--------------|-----------------------------------------------------------------|-----------|----------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature | | | 0.1<br>0.5 | 0.8<br>1.5 | | 0.3<br>0.5 | 0.4 | mV<br>mV | | Offset Drift<br>Input Bias Current | V - 5 V to 4 V | | 2<br>2 | 25 | | 2<br>2 | 10 | μV/°C | | at T <sub>MAX</sub> | $V_{CM} = -5 \text{ V to } 4 \text{ V}$ | | 0.5 | 25<br>5 | | 0.5 | 10<br>2.5 | pA<br>nA | | Input Offset Current | | | 2 | 20 | | 2 | 10 | pA | | at T <sub>MAX</sub> | | | 0.5 | 20 | | 0.5 | 10 | nA | | Open-Loop Gain | $V_O = 4 \text{ V} \text{ to } -4 \text{ V}$ | | | | | | | | | | $R_{\rm L} = 100 k$ | 400 | 1000 | | 400 | 1000 | | V/mV | | $T_{MIN}$ to $T_{MAX}$ | | 400 | | | 400 | | | V/mV | | | $R_L = 10k$ | 80 | 150 | | 80 | 150 | | V/mV | | $T_{MIN}$ to $T_{MAX}$ | D 11 | 80 | 20 | | 80 | 20 | | V/mV | | T to T | $R_L = 1k$ | 20 | 30 | | 20 | 30 | | V/mV | | $T_{ m MIN}$ to $T_{ m MAX}$ | | 10 | | | 10 | | | V/mV | | NOISE/HARMONIC PERFORMANCE | | | | | | | | | | Input Voltage Noise | | | | | | | | ** | | 0.1 Hz to 10 Hz | | | 2 | | | 2 | | μV p-p<br>nV/√Hz | | f = 10 Hz<br>f = 100 Hz | | | 25<br>21 | | | 25<br>21 | | $nV/\sqrt{Hz}$<br>$nV/\sqrt{Hz}$ | | f = 1 kHz | | | 16 | | | 16 | | $nV/\sqrt{Hz}$ | | f = 10 kHz | | | 13 | | | 13 | | $nV/\sqrt{Hz}$ | | Input Current Noise | | | 10 | | | -3 | | 1117 (111 | | 0.1 Hz to 10 Hz | | | 18 | | | 18 | | fA p-p | | f = 1 kHz | | | 0.8 | | | 0.8 | | fA/√ <del>Hz</del> | | Harmonic Distortion | $R_L = 10k$ | | | | | | | | | f = 10 kHz | $V_0 = \pm 4.5 \text{ V}$ | | -93 | | | -93 | | dB | | DYNAMIC PERFORMANCE | | | | | | | | | | Unity Gain Frequency | | | 1.9 | | | 1.8 | | MHz | | Full Power Response | $V_O p-p = 9 V$ | | 105 | | | 105 | | kHz | | Slew Rate | | | 3 | | | 3 | | V/µs | | Settling Time | 77 077 14577 | | | | | | | | | to 0.1%<br>to 0.01% | $V_0 = 0 \text{ V to } \pm 4.5 \text{ V}$ | | 1.4<br>1.8 | | | 1.4<br>1.8 | | μs | | | | | 1.0 | | | 1.0 | | μs | | INPUT CHARACTERISTICS | | 5.0 | | 4 | 5.0 | | 4 | *** | | Common-Mode Voltage Range <sup>1</sup> | | -5.2<br>-5.2 | | 4<br>4 | -5.2<br>-5.2 | | 4<br>4 | V | | ${ m T_{MIN}}$ to ${ m T_{MAX}}$ CMRR | $V_{CM} = -5 \text{ V to } +2 \text{ V}$ | 66 | 80 | 4 | 72 | 80 | 4 | dB | | $T_{MIN}$ to $T_{MAX}$ | V <sub>CM</sub> = 3 V to 12 V | 66 | 00 | | 66 | 00 | | dB | | Input Impedance | | | | | | | | | | Differential | | | $10^{13} 0.5$ | | | $\begin{array}{c c} 10^{13} & 0.5 \\ 10^{13} & 2.8 \end{array}$ | | $\Omega \ pF$<br>$\Omega \ pF$ | | Common Mode | | | $10^{13} 2.8$ | | | $10^{13} \ 2.8$ | | $\Omega \ pF$ | | OUTPUT CHARACTERISTICS | | | | | | | | | | Output Saturation Voltage <sup>2</sup> | | | | | | | | | | $V_{ m OL}$ – $V_{ m EE}$ | $I_{SINK} = 20 \mu A$ | | 5 | 7 | | 5 | 7 | mV | | $\mathrm{T_{MIN}}$ to $\mathrm{T_{MAX}}$ | | | | 10 | | | 10 | mV | | $V_{CC}$ – $V_{OH}$ | $I_{SOURCE} = 20 \mu A$ | | 10 | 14 | | 10 | 14 | mV | | $T_{MIN}$ to $T_{MAX}$ | T - 2 - 4 | | 40 | 20 | | 40 | 20 | mV | | $V_{\rm OL}$ – $V_{\rm EE}$ | $I_{SINK} = 2 \text{ mA}$ | | 40 | 55<br>80 | | 40 | 55<br>80 | mV<br>mV | | $ m T_{MIN}$ to $ m T_{MAX}$ $ m V_{CC}\!\!-\!\!V_{OH}$ | $I_{SOURCE} = 2 \text{ mA}$ | | 80 | 110 | | 80 | 110 | mV<br>mV | | $T_{MIN}$ to $T_{MAX}$ | ISOURCE - 2 IIII | | 00 | 160 | | 00 | 160 | mV | | $V_{OL}$ - $V_{EE}$ | $I_{SINK} = 15 \text{ mA}$ | | 300 | 500 | | 300 | 500 | mV | | $T_{MIN}$ to $T_{MAX}$ | SHAK | | | 1000 | | | 1000 | mV | | $V_{CC}$ – $V_{OH}$ | $I_{SOURCE} = 15 \text{ mA}$ | | 800 | 1500 | | 800 | 1500 | mV | | $T_{MIN}$ to $T_{MAX}$ | | | | 1900 | | | 1900 | mV | | Operating Output Current | | 15 | | | 15 | | | mA | | $T_{MIN}$ to $T_{MAX}$ | | 12 | | | 12 | | | mA | | Short Circuit Current | | | 30 | | | 30 | | mA | | Capacitive Load Drive | | | 350 | | | 350 | | pF | | POWER SUPPLY | | | | | | | | | | Quiescent Current | $T_{MIN}$ to $T_{MAX}$ | | 650 | 800 | | 620 | 800 | μA | | Power Supply Rejection | $V_S$ + = 5 V to 15 V | 70 | 80 | | 70 70 | 80 | | dB<br>dB | | $T_{MIN}$ to $T_{MAX}$ | | 70 | | | | | | | REV. B -3- ## $\textbf{AD820-SPECIFICATIONS} \quad (\textbf{V}_S=\pm 15 \text{ volts @ T}_A=+25 ^{\circ}\text{C}, \textbf{V}_{CM}=0 \text{ V}, \textbf{V}_{OUT}=0 \text{ V unless otherwise noted})$ | Parameter | Conditions | Min | AD820A<br>Typ | Max | Min | AD820B<br>Typ | Max | Units | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature Offset Drift Input Bias Current at T <sub>MAX</sub> Input Offset Current at T <sub>MAX</sub> | $V_{CM} = 0 V$ $V_{CM} = -10 V$ $V_{CM} = 0 V$ | | 0.4<br>0.5<br>2<br>2<br>40<br>0.5<br>2<br>0.5 | 2<br>3<br>25<br>5<br>20 | | 0.3<br>0.5<br>2<br>2<br>40<br>0.5<br>2<br>0.5 | 1.0<br>2<br>10<br>2.5<br>10 | mV<br>mV<br>μV/°C<br>pA<br>pA<br>nA<br>pA<br>nA | | Open-Loop Gain $T_{MIN}$ to $T_{MAX}$ $T_{MIN}$ to $T_{MAX}$ | $V_{O} = +10 \text{ V to } -10 \text{ V}$ $R_{L} = 100 \text{k}$ $R_{L} = 10 \text{k}$ $R_{L} = 1 \text{k}$ | 500<br>500<br>100<br>100<br>30 | 2000<br>500<br>45 | | 500<br>500<br>100<br>100<br>30 | 2000<br>500<br>45 | | V/mV<br>V/mV<br>V/mV<br>V/mV | | $\frac{T_{\text{MIN}} \text{ to } T_{\text{MAX}}}{\text{NOISE/HARMONIC PERFORMANCE}}$ Input Voltage Noise 0.1 Hz to 10 Hz f = 10 Hz f = 100 Hz f = 1 kHz f = 10 kHz Input Current Noise 0.1 Hz to 10 Hz f = 1 kHz Harmonic Distortion | R <sub>L</sub> = 10k | 20 | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | 20 | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | V/mV μV p-p nV/√Hz nV/√Hz nV/√Hz nV/√Hz fA p-p fA/√Hz | | f = 10 kHz DYNAMIC PERFORMANCE | $V_0 = \pm 10 \text{ V}$ | | -85 | | | -85 | | dB | | Unity Gain Frequency Full Power Response Slew Rate Settling Time to 0.1% to 0.01% | $V_{O} p-p = 20 V$<br>$V_{O} = 0 V \text{ to } \pm 10 V$ | | 1.9<br>45<br>3<br>4.1<br>4.5 | | | 1.9<br>45<br>3<br>4.1<br>4.5 | | MHz<br>kHz<br>V/µs<br>µs<br>µs | | INPUT CHARACTERISTICS Common-Mode Voltage Range <sup>1</sup> T <sub>MIN</sub> to T <sub>MAX</sub> CMRR T <sub>MIN</sub> to T <sub>MAX</sub> Input Impedance Differential Common Mode | $V_{CM} = -15 \text{ V to } 12 \text{ V}$ | -15.2<br>-15.2<br>70<br>70 | $80$ $10^{13} \begin{vmatrix} 0.5 \\ 10^{13} \end{vmatrix} 2.8$ | 14<br>14 | -15.2<br>-15.2<br>74<br>74 | 90<br>0 <sup>13</sup> 0.5<br>0 <sup>13</sup> 2.8 | 14<br>14 | V<br>V<br>dB<br>dB | | OUTPUT CHARACTERISTICS Output Saturation Voltage² Vol-Vee TMIN to TMAX Voc-Voh TMIN to TMAX Vol-Vee TMIN to TMAX Voc-Voh TMIN to TMAX Voc-Voh TMIN to TMAX Voc-Voh TMIN to TMAX Voc-Voh TMIN to TMAX Voc-Vee TMIN to TMAX Vol-Vee TMIN to TMAX Vor-Ver TMIN to TMAX Voc-Voh TMIN to TMAX Voc-Voh TMIN to TMAX Voc-Voh TMIN to TMAX Coperating Output Current TMIN to TMAX Short Circuit Current Capacitive Load Drive | $I_{SINK}$ = 20 $\mu$ A<br>$I_{SOURCE}$ = 20 $\mu$ A<br>$I_{SINK}$ = 2 mA<br>$I_{SOURCE}$ = 2 mA<br>$I_{SINK}$ = 15 mA<br>$I_{SOURCE}$ = 15 mA | 20<br>15 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>500<br>1000<br>1500<br>1900 | 20 15 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>500<br>1000<br>1500<br>1900 | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>m | | POWER SUPPLY Quiescent Current Power Supply Rejection T <sub>MIN</sub> to T <sub>MAX</sub> | $T_{MIN}$ to $T_{MAX}$<br>$V_S$ + = 5 V to 15 V | 70<br>70 | 700<br>80 | 900 | 70<br>70 | 700<br>80 | 900 | μA<br>dB<br>dB | | Parameter | Conditions | Min | AD820A-3V<br>Typ Max | Units | |------------------------------------------------------------------|-------------------------------------------------|------|----------------------|----------------------------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature | | | 0.2 1<br>0.5 1.5 | mV<br>mV | | Offset Drift | W - OWA- 12W | | 1 | μV/°C | | Input Bias Current | $V_{CM} = 0 V \text{ to } +2 V$ | | 2 25<br>0.5 5 | pA | | at T <sub>MAX</sub><br>Input Offset Current | | | 2 20 | nA<br>pA | | at T <sub>MAX</sub> | | | 0.5 | nA | | Open-Loop Gain | $V_0 = 0.2 \text{ V to } 2 \text{ V}$ | | 0.3 | | | • | $R_L = 100k$ | 300 | 1000 | V/mV | | $T_{MIN}$ to $T_{MAX}$ | | 400 | | V/mV | | | $R_L = 10k$ | 60 | 150 | V/mV | | $\mathrm{T_{MIN}}$ to $\mathrm{T_{MAX}}$ | D 41 | 80 | 20 | V/mV | | Т 4- Т | $R_L = 1k$ | 10 | 30 | V/mV | | T <sub>MIN</sub> to T <sub>MAX</sub> | | 8 | | V/mV | | NOISE/HARMONIC PERFORMANCE | | | | | | Input Voltage Noise<br>0.1 Hz to 10 Hz | | | 2 | uV n n | | f = 10 Hz | | | 25<br>25 | μV p-p<br>nV/√Hz | | f = 100 Hz | | | 21 | $nV/\sqrt{Hz}$ | | f = 1 kHz | | | 16 | $\frac{11}{\text{nV}}/\sqrt{\frac{11}{\text{Hz}}}$ | | f = 10 kHz | | | 13 | nV/√Hz | | Input Current Noise | | | | | | 0.1 Hz to 10 Hz | | | 18 | fA p-p | | f = 1 kHz | | | 0.8 | fA/√ <del>Hz</del> | | Harmonic Distortion | $R_{\rm L} = 10 \text{k to } 1.5 \text{ V}$ | | 0.0 | 100 | | f = 10 kHz | $V_{O} = \pm 1.25 \text{ V}$ | | -92 | dB | | DYNAMIC PERFORMANCE | | | 1.5 | 3,477 | | Unity Gain Frequency | V 2 5 V | | 1.5 | MHz | | Full Power Response<br>Slew Rate | $V_0 p-p = 2.5 V$ | | 240<br>3 | kHz<br>V/μs | | Settling Time | | | 3 | V/μS | | to 0.1% | $V_0 = 0.2 \text{ V} \text{ to } 2.5 \text{ V}$ | | 1 | μs | | to 0.01% | 70 0.2 7 to 2.3 7 | | 1.4 | μs | | INPUT CHARACTERISTICS | | | | | | Common-Mode Voltage Range <sup>1</sup> | | -0.2 | 2 | V | | $T_{MIN}$ to $T_{MAX}$ | | -0.2 | 2 | v | | CMRR | $V_{CM} = 0 \text{ V to } +1 \text{ V}$ | 60 | 74 | dB | | $T_{MIN}$ to $T_{MAX}$ | | 60 | | dB | | Input Impedance | | | 4.00 | | | Differential | | | $10^{13} \ 0.5$ | $\Omega \ pF$ | | Common Mode | | | $10^{13} \ 2.8$ | Ω∥pF | | OUTPUT CHARACTERISTICS | | | | | | Output Saturation Voltage <sup>2</sup> | | | | | | $V_{ m OL}$ – $V_{ m EE}$ | $I_{SINK} = 20 \mu A$ | | 5 7 | mV | | ${ m T_{MIN}}$ to ${ m T_{MAX}}$ ${ m V_{CC}}$ – ${ m V_{OH}}$ _ | $I_{SOURCE} = 20 \mu A$ | | 10<br>10 14 | mV<br>mV | | $ m T_{MIN}$ to $ m T_{MAX}$ $ m V_{OL}$ – $ m V_{EE}$ | $I_{SINK} = 2 \text{ mA}$ | | 20<br>40 55 | mV<br>mV | | $ m T_{MIN}$ to $ m T_{MAX}$ $ m V_{CC} ext{-}V_{OH}$ | $I_{SOURCE} = 2 \text{ mA}$ | | 80<br>80 110 | mV<br>mV | | $T_{ ext{MIN}}$ to $T_{ ext{MAX}}$ $V_{ ext{OL}} - V_{ ext{EE}}$ | $I_{SINK} = 10 \text{ mA}$ | | 160<br>200 400 | mV<br>mV | | $T_{ ext{MIN}}$ to $T_{ ext{MAX}}$ $V_{ ext{CC}}$ $V_{ ext{OH}}$ | $I_{SOURCE} = 10 \text{ mA}$ | | 400<br>500 1000 | mV<br>mV | | T <sub>MIN</sub> to T <sub>MAX</sub> Operating Output Current | SOURCE | 15 | 1000 | mV<br>mA | | $T_{MIN}$ to $T_{MAX}$ | | 12 | | mA | | Short Circuit Current | | 18 | 25 | mA | | $T_{MIN}$ to $T_{MAX}$ | | 15 | =- | mA | | Capacitive Load Drive | | | 350 | pF | | POWER SUPPLY | | | | | | Quiescent Current | $\mathrm{T_{MIN}}$ to $\mathrm{T_{MAX}}$ | | 620 800 | μA | | Power Supply Rejection | $V_{S}^{+} = 3 \text{ V to } 15 \text{ V}$ | 70 | 80 | dB | | $T_{MIN}$ to $T_{MAX}$ | | 70 | | dB | ### AD820—SPECIFICATIONS #### NOTES Specifications subject to change without notice. ### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> #### NOTES <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>8-Lead Plastic DIP Package: $θ_{JA} = 90$ °C/Watt 8-Lead SOIC Package: $θ_{JA} = 160$ °C/Watt #### **ORDERING GUIDE** | Model | Temperature<br>Range | Package<br>Description | Package<br>Options | |------------|----------------------|-------------------------|--------------------| | AD820AN | −40°C to +85°C | 8-Lead Plastic Mini-DIP | N-8 | | AD820BN | −40°C to +85°C | 8-Lead Plastic Mini-DIP | N-8 | | AD820AR | −40°C to +85°C | 8-Lead SOIC | R-8 | | AD820BR | −40°C to +85°C | 8-Lead SOIC | R-8 | | AD820AR-3V | −40°C to +85°C | 8-Lead SOIC | R-8 | | AD820AN-3V | −40°C to +85°C | 8-Lead Plastic Mini-DIP | N-8 | #### CAUTION\_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD820 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. –6– REV. B <sup>&</sup>lt;sup>1</sup>This is a functional specification. Amplifier bandwidth decreases when the input common-mode voltage is driven in the range (+ V<sub>S</sub> - 1 V) to +V<sub>S</sub>. Common-mode error voltage is typically less than 5 mV with the common-mode voltage set at 1 volt below the positive supply. $<sup>^2</sup>V_{OL}$ – $V_{EE}$ is defined as the difference between the lowest possible output voltage ( $V_{OL}$ ) and the minus voltage supply rail ( $V_{EE}$ ). $V_{CC}$ - $V_{OH}$ is defined as the difference between the highest possible output voltage ( $V_{OH}$ ) and the positive supply voltage ( $V_{CC}$ ). ### **Typical Characteristics—AD820** Figure 3. Typical Distribution of Offset Voltage (248 Units) Figure 4. Typical Distribution of Offset Voltage Drift (120 Units) Figure 5. Typical Distribution of Input Bias Current (213 Units) Figure 6. Input Bias Current vs. Common-Mode Voltage; $V_S = +5 \ V$ , 0 V and $V_S = \pm 5 \ V$ Figure 7. Input Bias Current vs. Common-Mode Voltage; $V_S = \pm 15 \text{ V}$ Figure 8. Input Bias Current vs. Temperature; $V_S = 5 V$ , $V_{CM} = 0$ REV. B -7- ### **AD820-Typical Characteristics** Figure 9. Open-Loop Gain vs. Load Resistance Figure 10. Open-Loop Gain vs. Temperature Figure 11. Input Error Voltage vs. Output Voltage for Resistive Loads Figure 12. Input Error Voltage with Output Voltage within 300 mV of Either Supply Rail for Various Resistive Loads; $V_S = \pm 5 \ V$ Figure 13. Input Voltage Noise vs. Frequency Figure 14. Total Harmonic Distortion vs. Frequency –8– REV. B Figure 15. Open-Loop Gain and Phase Margin vs. Frequency Figure 16. Output Impedance vs. Frequency Figure 17. Output Swing and Error vs. Settling Time Figure 18. Common-Mode Rejection vs. Frequency Figure 19. Absolute Common-Mode Error vs. Common-Mode Voltage from Supply Rails ( $V_S - V_{CM}$ ) Figure 20. Output Saturation Voltage vs Load Current REV. B –9– ### **AD820**—Typical Characteristics Figure 21. Output Saturation Voltage vs. Temperature Figure 22. Short Circuit Current Limit vs. Temperature Figure 23. Quiescent Current vs. Supply Voltage vs. Temperature Figure 24. Power Supply Rejection vs. Frequency Figure 25. Large Signal Frequency Response –10– REV. B Figure 26. Unity-Gain Follower Figure 27. 20 V, 25 kHz Sine Input; Unity Gain Follower; $R_L = 600~\Omega,~V_S = \pm\,15~V$ Figure 28. $V_S = +5 V$ , 0 V; Unity Gain Follower Response to 0 V to 4 V Step Figure 29. Large Signal Response Unity Gain Follower; $V_S=\pm 15~V,~R_L=10~k\Omega$ Figure 30. Small Signal Response Unity Gain Follower; $V_S=\pm 15~V,~R_L=10~k\Omega$ Figure 31. $V_S = +5 V$ , 0 V; Unity Gain Follower Response to 0 V to 5 V Step REV. B –11– Figure 32. Unity-Gain Follower Figure 33. Gain of Two Inverter Figure 34. $V_S = +5 \text{ V}$ , 0 V; Gain of Two Inverter Response to 2.5 V Step Centered -1.25 V Below Ground Figure 35. $V_S = +5 \text{ V}$ , 0 V; Unity Gain Follower Response to 40 mV Step Centered 40 mV Above Ground Figure 36. $V_S = +5 \text{ V}$ , 0 V; Gain of Two Inverter Response to 20 mV Step, Centered 20 mV Below Ground Figure 37. $V_S$ = 3 V, 0 V; Gain of Two Inverter, $V_{IN}$ = 1.25 V, 25 kHz, Sine Wave Centered at -0.75 V, $R_L$ = 600 $\Omega$ -12- REV. B AD820 ### APPLICATION NOTES INPUT CHARACTERISTICS In the AD820, n-channel JFETs are used to provide a low offset, low noise, high impedance input stage. Minimum input common-mode voltage extends from 0.2 V below $-V_S$ to 1 V less than $+V_S$ . Driving the input voltage closer to the positive rail will cause a loss of amplifier bandwidth (as can be seen by comparing the large signal responses shown in Figures 28 and 31) and increased common-mode voltage error as illustrated in Figure 19. The AD820 does not exhibit phase reversal for input voltages up to and including $+V_S$ . Figure 38a shows the response of an AD820 voltage follower to a 0 V to +5 V ( $+V_S$ ) square wave input. The input and output are superimposed. The output polarity tracks the input polarity up to $+V_S$ —no phase reversal. The reduced bandwidth above a 4 V input causes the rounding of the output wave form. For input voltages greater than $+V_S$ , a resistor in series with the AD820's plus input will prevent phase reversal, at the expense of greater input voltage noise. This is illustrated in Figure 38b. Since the input stage uses n-channel JFETs, input current during normal operation is negative; the current flows out from the input terminals. If the input voltage is driven more positive than $+\mbox{$V_S$}-0.4$ V, the input current will reverse direction as internal device junctions become forward biased. This is illustrated in Figure 6. Figure 38. (a) Response with $R_P=0$ ; $V_{IN}$ from 0 to $+V_S$ (b) $V_{IN}=0$ to $+V_S+200$ mV $V_{OUT}=0$ to $+V_S$ $R_P=49.9$ k $\Omega$ A current limiting resistor should be used in series with the input of the AD820 if there is a possibility of the input voltage exceeding the positive supply by more than 300 mV, or if an input voltage will be applied to the AD820 when $\pm V_S=0$ . The amplifier will be damaged if left in that condition for more than 10 seconds. A 1 k $\Omega$ resistor allows the amplifier to withstand up to 10 volts of continuous overvoltage, and increases the input voltage noise by a negligible amount. Input voltages less than $-V_S$ are a completely different story. The amplifier can safely withstand input voltages 20 volts below the minus supply voltage as long as the total voltage from the positive supply to the input terminal is less than 36 volts. In addition, the input stage typically maintains picoamp level input currents across that input voltage range. The AD820 is designed for 13 nV/ $\sqrt{\text{Hz}}$ wideband input voltage noise and maintains low noise performance to low frequencies (refer to Figure 13). This noise performance, along with the AD820's low input current and current noise means that the AD820 contributes negligible noise for applications with source resistances greater than 10 k $\Omega$ and signal bandwidths greater than 1 kHz. This is illustrated in Figure 39. Figure 39. Total Noise vs. Source Impedance ### **OUTPUT CHARACTERISTICS** The AD820's unique bipolar rail-to-rail output stage swings within 5 mV of the minus supply and 10 mV of the positive supply with no external resistive load. The AD820's approximate output saturation resistance is 40 $\Omega$ sourcing and 20 $\Omega$ sinking. This can be used to estimate output saturation voltage when driving heavier current loads. For instance, when sourcing 5 mA, the saturation voltage to the positive supply rail will be 200 mV, when sinking 5 mA, the saturation voltage to the minus rail will he 100 mV. The amplifier's open-loop gain characteristic will change as a function of resistive load, as shown in Figures 9 through 12. For load resistances over 20 k $\Omega$ , the AD820's input error voltage is virtually unchanged until the output voltage is driven to 180 mV of either supply. If the AD820's output is driven hard against the output saturation voltage, it will recover within 2 $\mu$ s of the input returning to the amplifier's linear operating region. REV. B –13– ### **AD820** Direct capacitive load will interact with the amplifier's effective output impedance to form an additional pole in the amplifier's feedback loop, which can cause excessive peaking on the pulse response or loss of stability. Worst case is when the amplifier is used as a unity gain follower. Figure 40 shows the AD820's pulse response as a unity gain follower driving 350 pF. This amount of overshoot indicates approximately 20 degrees of phase margin—the system is stable, but is nearing the edge. Configurations with less loop gain, and as a result less loop bandwidth, will be much less sensitive to capacitance load effects. Figure 41 is a plot of capacitive load that will result in a 20 degree phase margin versus noise gain for the AD820. Noise gain is the inverse of the feedback attenuation factor provided by the feedback network in use. Figure 40. Small Signal Response of AD820 as Unity Gain Follower Driving 350 pF Capacitive Load Figure 41. Capacitive Load Tolerance vs. Noise Gain Figure 42 shows a possible configuration for extending capacitance load drive capability for a unity gain follower. With these component values, the circuit will drive 5,000 pF with a 10% overshoot. Figure 42. Extending Unity Gain Follower Capacitive Load Capability Beyond 350 pF ### OFFSET VOLTAGE ADJUSTMENT The AD820's offset voltage is low, so external offset voltage nulling is not usually required. Figure 43 shows the recommended technique for AD820's packaged in plastic DIPs. Adjusting offset voltage in this manner will change the offset voltage temperature drift by 4 $\mu V/^{\circ} C$ for every millivolt of induced offset. The null pins are not functional for AD820s in the SO-8 "R" package. Figure 43. Offset Null ### **APPLICATIONS** -14- ### Single Supply Half-Wave and Full-Wave Rectifiers An AD820 configured as a unity gain follower and operated with a single supply can be used as a simple half-wave rectifier. The AD820's inputs maintain picoamp level input currents even when driven well below the minus supply. The rectifier puts that behavior to good use, maintaining an input impedance of over $10^{11} \Omega$ for input voltages from 1 volt from the positive supply to 20 volts below the negative supply. The full and half-wave rectifier shown in Figure 44 operates as follows: when $V_{\rm IN}$ is above ground, R1 is bootstrapped through the unity gain follower A1 and the loop of amplifier A2. This forces the inputs of A2 to be equal, thus no current flows through R1 or R2, and the circuit output tracks the input. When $V_{\rm IN}$ is below ground, the output of A1 is forced to ground. The non-inverting input of amplifier A2 sees the ground level output of A1, therefore A2 operates as a unity gain inverter. The output at node C is then a full-wave rectified version of the input. Node B is a buffered half-wave rectified version of the input. Input voltages up to $\pm 18$ volts can be rectified, depending on the voltage supply used. REV. B **AD820** Figure 44. Single Supply Half- and Full-Wave Rectifier ### 4.5 Volt Low Dropout, Low Power Reference The rail-to-rail performance of the AD820 can be used to provide low dropout performance for low power reference circuits powered with a single low voltage supply. Figure 45 shows a 4.5 volt reference using the AD820 and the AD680, a low power 2.5 volt bandgap reference. R2 and R3 set up the required gain of 1.8 to develop the 4.5 volt output. R1 and C2 form a low-pass RC filter to reduce the noise contribution of the AD680. Figure 45. Single Supply 4.5 Volt Low Dropout Reference With a 1 mA load, this reference maintains the 4.5 volt output with a supply voltage down to 4.7 volts. The amplitude of the recovery transient for a 1 mA to 10 mA step change in load current is under 20 mV, and settles out in a few microseconds. Output voltage noise is less than 10 $\mu V$ rms in a 25 kHz noise bandwidth. ### Low Power Three-Pole Sallen Key Low-Pass Filter The AD820's high input impedance makes it a good selection for active filters. High value resistors can be used to construct low frequency filters with capacitors much less than 1 $\mu$ F. The AD820's picoamp level input currents contribute minimal dc errors. Figure 46 shows an example, a 10 Hz three-pole Sallen Key Filter. The high value used for R1 minimizes interaction with signal source resistance. Pole placement in this version of the filter minimizes the Q associated with the two-pole section of the filter. This eliminates any peaking of the noise contribution of resistors R1, R2, and R3, thus minimizing the inherent output voltage noise of the filter. Figure 46. 10 Hz Sallen Key Low-Pass Filter REV. B –15– ### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### Mini-DIP Package (N-8) ### SOIC Package (R-8)