# Precision, Micropower Operational Amplifiers # OP193/OP293/OP493\* #### **FEATURES** Operates from +1.7 V to ±18 V Low Supply Current: 15 μA/Amplifier Low Offset Voltage: 75 μV Outputs Sink and Source: ±8 mA No Phase Reversal Single or Dual Supply Operation High Open-Loop Gain: 600 V/mV **Unity-Gain Stable** APPLICATIONS Digital Scales Strain Gages Portable Medical Equipment Battery Powered Instrumentation Temperature Transducer Amplifier #### **GENERAL DESCRIPTION** The OP193 family of single-supply operational amplifiers features a combination of high precision, low supply current and the ability to operate at low voltages. For high performance in single supply systems the input and output ranges include ground, and the outputs swing from the negative rail to within 600 mV of the positive supply. For low voltage operation the OP193 family can operate down to 1.7 volts or $\pm 0.85$ volts. The combination of high accuracy and low power operation make the OP193 family useful for battery powered equipment. Its low current drain and low voltage operation allow it to continue performing long after other amplifiers have ceased functioning either because of battery drain or headroom. The OP193 family is specified for single +2 volt through dual $\pm 15$ volt operation over the HOT ( $-40^{\circ}$ C to $+125^{\circ}$ C) temperature range. They are available in plastic DIPs, plus SOIC surface mount packages. #### \*Patent pending. #### PIN CONFIGURATIONS 8-Lead SO (S Suffix) 8-Lead Epoxy DIP (P Suffix) 8-Lead SO (S Suffix) 14-Lead Epoxy DIP (P Suffix) 16-Lead Wide Body SOL (S Suffix) otherwise under any patent or patent rights of Analog Devices. # OP193/OP293/OP493-SPECIFICATIONS **ELECTRICAL SPECIFICATIONS** (@ $V_S = \pm 15.0 \text{ V}$ , $T_A = +25 ^{\circ}\text{C}$ unless otherwise noted) | | | | "E" | ' Grad | | "F' | " Grad | | | |--------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|---------------------------------------|-------------------|-----------------|----------------------------------------|------------------------------------------------------| | Parameter | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Units | | INPUT CHARACTERISTICS Offset Voltage | V <sub>os</sub> | $\begin{array}{c} OP193 \\ OP193, -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ OP293 \\ OP293, -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ OP493 \\ OP493, -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \end{array}$ | | | 75<br>175<br>100<br>200<br>125<br>225 | | | 150<br>250<br>250<br>350<br>275<br>375 | μV<br>μV<br>μV<br>μV<br>μV | | Input Bias Current | $I_B$ | $V_{CM} = 0 V,$<br>$-40^{\circ}C \le T_{A} \le +125^{\circ}C$ | | | 15 | | | 20 | μ <b>ν</b><br>nA | | Input Offset Current | I <sub>OS</sub> | $V_{CM} = 0 \text{ V}, \\ -40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | | 2 | | | 4 | nA | | Input Voltage Range<br>Common-Mode Rejection | V <sub>CM</sub><br>CMRR | | -14.9<br>100 | 116 | +13.5 | -14.9<br>97 | 116 | +13.5 | V<br>dB | | Large Signal Voltage Gain | A <sub>VO</sub> | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$ $R_{L} = 100 \text{ k}\Omega,$ $-10 \text{ V} \le \text{V}_{OUT} \le +10 \text{ V}$ $40^{\circ}C \le T_{A} \le +85^{\circ}C$ | 97<br>500<br>300 | | | 94<br>500<br>300 | | | dB<br>V/mV<br>V/mV | | Large Signal Voltage Gain | $A_{VO}$ | $ \begin{array}{l} -40^{\circ}\text{C} \leq T_{\text{A}} \leq +85^{\circ}\text{C} \\ -40^{\circ}\text{C} \leq T_{\text{A}} \leq +125^{\circ}\text{C} \\ R_{\text{L}} = 10 \text{ k}\Omega, \\ -10 \text{ V} \leq V_{\text{OUT}} \leq +10 \text{ V} \\ \end{array} $ | 350 | 300 | | 350 | 300 | | V/mV<br>V/mV | | Large Signal Voltage Gain | A <sub>VO</sub> | $ \begin{array}{l} -40^{\circ}C \leq T_{A} \leq +85^{\circ}C \\ -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ R_{L} = 2 \ k\Omega, \\ -10 \ V \leq V_{OUT} \leq +10 \ V \\ -40^{\circ}C \leq T_{A} \leq +85^{\circ}C \end{array} $ | 200<br>200<br>125 | 150 | | 200<br>200<br>125 | 150 | | V/mV<br>V/mV<br>V/mV<br>V/mV | | Long Term Offset Voltage<br>Offset Voltage Drift | $V_{OS} \over \Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \leq \text{T}_{\text{A}}^{\text{A}} \leq +125^{\circ}\text{C}$ Note 1 Note 2 | - | 100<br>0.2 | 150<br>1.75 | - | 100 | 300 | V/mV<br>μV<br>μV/°C | | OUTPUT CHARACTERISTICS<br>Output Voltage Swing High | V <sub>OH</sub> | | +14.1 | 14.2 | | +14.1 | 14.2 | | V | | Output Voltage Swing Low | V <sub>OL</sub> | $\begin{array}{l} -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ I_{L} = 5 \text{ mA} \\ I_{L} = -1 \text{ mA} \\ I_{L} = -1 \text{ mA}, \\ -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ I_{L} = -5 \text{ mA} \end{array}$ | +14.0<br>+13.9 | -14.7 | -14.6<br>-14.4<br>-14.1 | +14.0<br>+13.9 | -14.7 | -14.6<br>-14.4<br>-14.1 | V<br>V<br>V | | Short Circuit Current | $I_{SC}$ | IL VIIII | | ±25 | | | ±25 | | mA | | POWER SUPPLY<br>Power Supply Rejection Ratio | PSRR | $V_S = \pm 1.5 \text{ V to } \pm 18 \text{ V} V_S = \pm 1.5 \text{ V to } \pm 18 \text{ V},$ | 100 | 120 | | 97 | 120 | | dB | | Supply Current/Amplifier | $I_{SY}$ | $ \begin{array}{l} -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ -40^{\circ}C \leq T_{A} \leq +125^{\circ}C, \; R_{L} = \; \infty \\ V_{OUT} = 0 \; V, \; V_{S} = \pm 18 \; V \end{array} $ | 97 | | 30 | 94 | | 30 | dB<br>μA | | NOISE PERFORMANCE<br>Voltage Noise Density<br>Current Noise Density<br>Voltage Noise | $\begin{array}{c} e_n \\ i_n \\ e_n p\text{-}p \end{array}$ | f = 1 kHz<br>f = 1 kHz<br>0.1 Hz to 10 Hz | | 65<br>0.05<br>3 | | | 65<br>0.05<br>3 | | nV/√ <del>H</del> i<br>pA/√ <del>H</del> i<br>μV p-p | | DYNAMIC PERFORMANCE<br>Slew Rate<br>Gain Bandwidth Product<br>Channel Separation | SR<br>GBP | $R_{L} = 2 \text{ k}\Omega$ $V_{OUT} = 10 \text{ V p-p},$ | | 15<br>35 | | | 15<br>35 | | V/ms<br>kHz | | | | $R_L = 2 k\Omega, f = 1 kHz$ | | 120 | | | 120 | | dB | #### NOTES -2- REV. A <sup>&</sup>lt;sup>1</sup>Long term offset voltage is guaranteed by a 1000 hour life test performed on three independent lots at +125 °C, with an LTPD of 1.3. $<sup>^2</sup>$ Offset voltage drift is the average of the $-40^{\circ}$ C to $+25^{\circ}$ C delta and the $+25^{\circ}$ C to $+125^{\circ}$ C delta. Specifications subject to change without notice. ## **ELECTRICAL SPECIFICATIONS** (@ $V_S = +5.0 \text{ V}$ , $V_{CM} = 0.1 \text{ V}$ , $T_A = +25 ^{\circ}\text{C}$ unless otherwise noted) | | | | ı | " Gra | | | " Gra | | | |--------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|--------------------------------|-----------|-----------------|----------------------------------------|----------------------------------------------------| | Parameter | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Units | | INPUT CHARACTERISTICS Offset Voltage | Vos | $\begin{array}{c} \text{OP193} \\ \text{OP193, } -40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C} \\ \text{OP293} \\ \text{OP293, } -40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C} \\ \text{OP493} \end{array}$ | | | 75<br>175<br>100<br>200<br>125 | | | 150<br>250<br>250<br>250<br>350<br>275 | μV<br>μV<br>μV<br>μV<br>μV | | Input Bias Current<br>Input Offset Current<br>Input Voltage Range<br>Common-Mode Rejection | $\begin{matrix} I_B \\ I_{OS} \\ V_{CM} \\ CMRR \end{matrix}$ | $\begin{split} &OP493, -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ &-40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ &-40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ &0.1 \leq V_{CM} \leq +4\ V \\ &0.1 \leq V_{CM} \leq +4\ V, \end{split}$ | 0 100 | 116 | 225<br>15<br>2<br>4 | 0<br>96 | 116 | 375<br>20<br>4<br>4 | μV<br>nA<br>nA<br>V<br>dB | | Large Signal Voltage Gain | A <sub>VO</sub> | $ \begin{array}{l} -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ R_{L} = 100 \ k\Omega, \\ 0.03 \leq V_{OUT} \leq +4.0 \ V \end{array} $ | 92 200 | | | 92 200 | | | dB<br>V/mV | | Large Signal Voltage Gain | A <sub>VO</sub> | $\begin{aligned} -40^{\circ}C &\leq T_{A} \leq +85^{\circ}C \\ -40^{\circ}C &\leq T_{A} \leq +125^{\circ}C \\ R_{L} &= 10 \text{ k}\Omega, \end{aligned}$ | 125 | 130 | | 125 | 130 | | V/mV<br>V/mV | | I TO Off the | | $ \begin{array}{l} 0.03 \leq V_{OUT} \leq +4.0 \ V \\ -40 ^{\circ}C \leq T_{A} \leq +85 ^{\circ}C \\ -40 ^{\circ}C \leq T_{A} \leq +125 ^{\circ}C \end{array} $ | 75<br>50 | 70 | 150 | 75<br>50 | 70 | 200 | V/mV<br>V/mV<br>V/mV | | Long Term Offset Voltage<br>Offset Voltage Drift | $V_{OS}$<br>$\Delta V_{OS}/\Delta T$ | Note 1<br>Note 2 | | 0.2 | 150<br>1.25 | | | 300 | μV<br>μV/°C | | OUTPUT CHARACTERISTICS Output Voltage Swing High | V <sub>OH</sub> | $\begin{split} I_L &= 100 \; \mu A \\ I_L &= 1 \; m A \\ I_L &= 1 \; m A, \end{split}$ | +4.1 | 4.4<br>4.4 | | +4.1 | 4.4<br>4.4 | | V<br>V | | Output Voltage Swing Low | V <sub>OL</sub> | $\begin{array}{l} I_L = 1 \text{ ma.} \\ -40^{\circ}\text{C} \leq T_A \leq +125^{\circ}\text{C} \\ I_L = 5 \text{ mA} \\ I_L = -100 \mu\text{A} \\ I_L = -100 \mu\text{A}, \\ -40^{\circ}\text{C} \leq T_A \leq +125^{\circ}\text{C} \end{array}$ | +4.0<br>+4.0 | 4.4<br>140 | 160<br>220 | +4.0 +4.0 | 4.4<br>140 | 160<br>220 | V<br>V<br>mV | | | | No Load $I_L = -1 \text{ mA}$ $I_L = -1 \text{ mA}$ , $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | | 5<br>280 | 400 | | 5<br>280 | 400 | mV<br>mV<br>mV | | Short Circuit Current | I <sub>SC</sub> | $I_{L} = -5 \text{ mA}$ | | 700<br>±8 | 900 | | 700<br>±8 | 900 | mV<br>mA | | POWER SUPPLY<br>Power Supply Rejection Ratio | PSRR | $V_S = \pm 1.7 \text{ V to } \pm 6.0 \text{ V}$<br>$V_S = \pm 1.5 \text{ V to } \pm 18 \text{ V}$ , | 100 | 120 | | 97 | 120 | | dB | | Supply Current/Amplifier | $I_{SY}$ | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$<br>$V_{\text{CM}} = 2.5 \text{ V}, \text{ R}_{\text{L}} = \infty$ | 94 | 14.5 | | 90 | 14.5 | | dΒ<br>μΑ | | NOISE PERFORMANCE Voltage Noise Density Current Noise Density Voltage Noise | $e_n$ $i_n$ $e_n$ p-p | f = 1 kHz<br>f = 1 kHz<br>0.1 Hz to 10 Hz | | 65<br>0.05<br>3 | | | 65<br>0.05<br>3 | | nV/√ <del>Hz</del><br>pA/√ <del>Hz</del><br>μV p-p | | DYNAMIC PERFORMANCE<br>Slew Rate<br>Gain Bandwidth Product | SR<br>GBP | $R_L = 2 \text{ k}\Omega$ | | 12<br>35 | | | 12<br>35 | | V/ms<br>kHz | REV. A -3- $<sup>^{1}</sup>$ Long term offset voltage is guaranteed by a 1000 hour life test performed on three independent lots at +125 $^{\circ}$ C, with an LTPD of 1.3. $^{2}$ Offset voltage drift is the average of the -40 $^{\circ}$ C to +25 $^{\circ}$ C delta and the +25 $^{\circ}$ C to +125 $^{\circ}$ C delta. Specifications subject to change without notice. # **ELECTRICAL SPECIFICATIONS** (@ $V_S = +3.0 \text{ V}$ , $V_{CM} = 0.1 \text{ V}$ , $T_A = +25 ^{\circ}\text{C}$ unless otherwise noted) | Parameter | Symbol | Conditions | | E" Gr<br>Tvn | ade<br>Max | | F" Gra | ade<br>Max | Units | |-----------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|-------------------------|-------------|-----------------|-------------------------|----------------------------------------------------| | | Бушьог | Conditions | .,,,,,,,, | -JP | - IVIUA | 17111 | - JP | MILLA | Cints | | INPUT CHARACTERISTICS Offset Voltage | Vos | $\begin{array}{c} \text{OP193} \\ \text{OP193, } -40^{\circ}\text{C} \leq T_{\text{A}} \leq +125^{\circ}\text{C} \\ \text{OP293} \end{array}$ | | | 75<br>175<br>100 | | | 150<br>250<br>250 | μV<br>μV<br>μV | | Input Bias Current | $I_{\mathrm{B}}$ | $\begin{array}{l} OP293, -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ OP493 \\ OP493, -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \end{array}$ | | | 200<br>125<br>225<br>15 | | | 350<br>275<br>375<br>20 | μV<br>μV<br>μV<br>nA | | Input Offset Current<br>Input Voltage Range<br>Common-Mode Rejection | I <sub>OS</sub><br>V <sub>CM</sub><br>CMRR | $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C}$ $0.1 \leq \text{V}_{\text{CM}} \leq +2 \text{ V}$ | 0<br>97 | 116 | 2 2 | 0<br>94 | 116 | 4 2 | nA<br>V<br>dB | | Large Signal Voltage Gain | A <sub>VO</sub> | $ \begin{array}{l} 0.1 \leq V_{CM} \leq +2 \ V, \\ -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ R_{L} = 100 \ k\Omega, \ 0.03 \leq V_{OUT} \leq 2 \ V \end{array} $ | 90<br>100 | | | 87<br>100 | | | dB<br>V/mV | | Long Term Offset Voltage | V <sub>OS</sub> | $ \begin{array}{l} -40^{\circ}C \leq T_{A} \leq +85^{\circ}C \\ -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ Note \ 1 \end{array} $ | 75 | 100 | 150 | 75 | 100 | 300 | V/mV<br>V/mV<br>μV | | Offset Voltage Drift | $\Delta V_{OS}/\Delta T$ | Note 2 | | 0.2 | 1.25 | | | | μV/°C | | OUTPUT CHARACTERISTICS<br>Output Voltage Swing High | V <sub>OH</sub> | | +2.1 | 2.14 | | +2.1 | 2.14 | | V | | Output Voltage Swing Low | $V_{OL}$ | $ \begin{array}{l} -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \\ I_{L} = 5 \text{ mA} \\ I_{L} = -1 \text{ mA} \\ I_{L} = -1 \text{ mA} \\ -40^{\circ}C \leq T_{A} \leq +125^{\circ}C \end{array} $ | 1.9<br>+1.9 | 2.1<br>280 | 400<br>500 | 1.9<br>+1.9 | 2.1<br>280 | 400<br>500 | V<br>V<br>mV | | Short Circuit Current | I <sub>SC</sub> | $I_L = -5 \text{ mA}$ | | 700<br>±8 | 900 | | 700<br>±8 | 900 | mV<br>mA | | POWER SUPPLY<br>Power Supply Rejection Ratio | PSRR | $V_S = +1.7 \text{ V to } +6 \text{ V},$<br>$-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | 100<br>94 | | | 97<br>90 | | | dB | | Supply Current/Amplifier | I <sub>SY</sub> | $ \begin{array}{c} V_{CM} = 1.5 \; V, \; R_L = \infty \\ -40 ^{\circ} C \leq T_A \leq +125 ^{\circ} C \end{array} $ | | 14.5 | 22 | | 14.5 | 22 | μ <b>Α</b><br>μ <b>Α</b> | | Supply Voltage Range | V <sub>S</sub> | | +2 | | ±18 | +2 | | ±18 | V | | NOISE PERFORMANCE Voltage Noise Density Current Noise Density Voltage Noise | $\begin{array}{c} e_n \\ i_n \\ e_n p\text{-}p \end{array}$ | f = 1 kHz<br>f = 1 kHz<br>0.1 Hz to 10 Hz | | 65<br>0.05<br>3 | | | 65<br>0.05<br>3 | | nV/√ <del>Hz</del><br>pA/√ <del>Hz</del><br>μV p-p | | DYNAMIC PERFORMANCE Slew Rate Gain Bandwidth Product | SR<br>GBP | $R_L = 2 k\Omega$ | | 10<br>25 | | | 10<br>25 | | V/ms<br>kHz | | Channel Separation | | $ \begin{vmatrix} V_{\rm OUT} = 10 \text{ V p-p,} \\ R_{\rm L} = 2 \text{ k}\Omega, \text{ f} = 1 \text{ kHz} \end{vmatrix} $ | | 120 | | | 120 | | dB | -4- $<sup>^{1}</sup>$ Long term offset voltage is guaranteed by a 1000 hour life test performed on three independent lots at +125 $^{\circ}$ C, with an LTPD of 1.3. $^{2}$ Offset voltage drift is the average of the -40 $^{\circ}$ C to +25 $^{\circ}$ C delta and the +25 $^{\circ}$ C to +125 $^{\circ}$ C delta. Specifications subject to change without notice. # **ELECTRICAL SPECIFICATIONS** (@ $V_S = +2.0 \text{ V}$ , $V_{CM} = 0.1 \text{ V}$ , $T_A = +25 ^{\circ}\text{C}$ unless otherwise noted) | Parameter | Symbol | Conditions | | " Gra | | "F<br>Min | " Gra | de<br>Max | Units | |-------------------------------------|--------------------|-------------------------------------------------------------------------------|-----|----------|----------|-----------|------------|-----------|--------------------| | INPUT CHARACTERISTICS | | | | | | | | | | | Offset Voltage | $V_{OS}$ | OP193 | | | 75 | | | 150 | μV | | | 103 | OP193, $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 175 | | | 250 | μV | | | | OP293 | | | 100 | | | 250 | μV | | | | OP293, $-40^{\circ}$ C $\leq T_{A} \leq +125^{\circ}$ C | | | 175 | | | 350 | μV | | | | OP493 | | | 125 | | | 275 | μV | | | | OP493, $-40^{\circ}$ C $\leq T_{A} \leq +125^{\circ}$ C | | | 225 | | | 375 | μV | | Input Bias Current | $I_B$ | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 15 | | | 20 | nA | | Input Offset Current | $I_{OS}$ | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 2 | | | 4 | nA | | Input Voltage Range | $V_{CM}$ | | 0 | | 1 | 0 | | 1 | V | | Large Signal Voltage Gain | $A_{VO}$ | $R_L = 100 \text{ k}\Omega, \ 0.03 \le V_{OUT} \le 1 \text{ V}$ | 60 | | | 60 | | | V/mV | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | 70 | | | 70 | | V/mV | | Long Term Offset Voltage | $V_{OS}$ | Note 1 | | | 150 | | | 300 | μV | | POWER SUPPLY | | | | | | | | | | | Power Supply Rejection Ratio | PSRR | $V_S = +1.7 \text{ V to } +6 \text{ V},$ | 100 | | | 97 | | | | | 11 0 | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 94 | | | 90 | | | dB | | Supply Current/Amplifier | $I_{SY}$ | $V_{CM} = 1.0 \text{ V}, R_L = \infty$ | | 13.2 | 20 | | 13.2 | 20 | μA | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 25 | | | 25 | μA | | Supply Voltage Range | $V_S$ | | +2 | | $\pm 18$ | +2 | | $\pm 18$ | V | | NOISE PERFORMANCE | | | | | | | | | | | Voltage Noise Density | $e_n$ | f = 1 kHz | | 65 | | | 65 | | nV/√ <del>Hz</del> | | Current Noise Density | i <sub>n</sub> | f = 1 kHz | | 0.05 | | | 0.05 | | pA/√ <del>Hz</del> | | Voltage Noise | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz | | 3 | | | 3 | | μV p-p | | | 4 4 | | | | | | | | † · · · · | | DYNAMIC PERFORMANCE | CD | D 910 | | 10 | | | 10 | | V/mag | | Slew Rate<br>Gain Bandwidth Product | SR<br>GBP | $R_L = 2 k\Omega$ | | 10<br>25 | | | 10<br>25 | | V/ms<br>kHz | | Gain Dandwidth Product | GDP | | | ۷3 | | | <i>ل</i> ع | | KHZ | # WAFER TEST LIMITS (@ $V_S = +5.0$ V, $V_{CM} = 0.1$ V, $V_{OUT} = 2$ V, $T_A = +25$ °C unless otherwise noted) | Parameter | Symbol | Conditions | Limit | Units | |----------------------------------|-----------------|-----------------------------------------------------------------|--------|----------| | Offset Voltage | V <sub>OS</sub> | $V_S = \pm 15 \text{ V}, V_{OUT} = 0 \text{ V}$ | ±75 | μV max | | S . | | $V_S = +2 \text{ V}, V_{OUT} = 1.0 \text{ V}$ | ±75 | μV max | | Input Bias Current | $I_{B}$ | $V_{CM} = 1.0 \text{ V}$ | 20 | nA max | | Input Offset Current | $I_{OS}$ | $V_{CM} = 1.0 \text{ V}$ | 4 | nA max | | Input Voltage Range <sup>1</sup> | $V_{\rm CM}$ | | 0 to 4 | V min | | Common-Mode Rejection | CMRR | $0 \le V_{CM} \le 4 \text{ V}$ | 96 | dB min | | Power Supply Rejection Ratio | PSRR | $V_S = \pm 1.5 \text{ V to } \pm 18 \text{ V}$ | 100 | dB min | | Large Signal Voltage Gain | $A_{VO}$ | $R_L = 100 \text{ k}\Omega$ | 100 | V/mV min | | Output Voltage Swing High | $V_{OH}$ | $I_L = 1 \text{ mA}$ | 4.1 | V min | | Output Voltage Swing Low | $V_{OL}$ | $I_L = -1 \text{ mA}$ | 400 | mV max | | Supply Current/Amplifier | $I_{SY}$ | $V_{O} = 0 \text{ V}, R_{L} = \infty, V_{S} = \pm 18 \text{ V}$ | 25 | μA max | #### NOTES Electrical tests and wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing. ¹Guaranteed by CMRR test. Specifications subject to change without notice. REV. A -5- #### ABSOLUTE MAXIMUM RATINGS1 | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | |------------------------------------------------------| | Differential Input Voltage <sup>2</sup> ±18 V | | Output Short-Circuit Duration to Gnd Indefinite | | Storage Temperature Range | | P, S Package65°C to +150°C | | Operating Temperature Range | | OP193/OP293/OP493E, F40°C to +125°C | | Junction Temperature Range | | P, S Package65°C to +150°C | | Lead Temperature Range (Soldering, 60 sec) +300°C | | Package Type | $\theta_{JA}^{3}$ | $\theta_{JC}$ | Units | |------------------------|-------------------|---------------|-------| | 8-Pin Plastic DIP (P) | 103 | 43 | °C/W | | 8-Pin SOIC (S) | 158 | 43 | °C/W | | 14-Pin Plastic DIP (P) | 83 | 39 | °C/W | | 16-Pin SOL (S) | 92 | 27 | °C/W | #### NOTES - <sup>1</sup>Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. - $^2\mbox{For supply voltages}$ less than $\pm 18$ V, the input voltage is limited to the supply voltage. - $^3\theta_{JA}$ is specified for the worst case conditions, i.e., $\theta_{JA}$ is specified for device in socket for P-DIP, and $\theta_{JA}$ is specified for device soldered in circuit board for SOIC package. #### **DICE CHARACTERISTICS** OP493 Die Size 0.106 × 0.143 Inch, 15,158 Sq. Mils Substrate (Die Backside) Is Connected to V– Transistor Count, 215 #### **ORDERING GUIDE** | Model | Temperature<br>Range | Package<br>Description | Package<br>Option | |---------------|----------------------|------------------------|-------------------| | OP193EP | -40°C to +125°C | 8-Pin Plastic DIP | N-8 | | OP193ES | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP193ES-REEL | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP193ES-REEL7 | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP193FP | -40°C to +125°C | 8-Pin Plastic DIP | N-8 | | OP193FS | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP193FS-REEL | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP193FS-REEL7 | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP193GBC | +25°C | DICE | | | OP293EP | -40°C to +125°C | 8-Pin Plastic DIP | N-8 | | OP293ES | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP293ES-REEL | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP293ES-REEL7 | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP293FP | -40°C to +125°C | 8-Pin Plastic DIP | N-8 | | OP293FS | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP293FS-REEL | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP293FS-REEL7 | -40°C to +125°C | 8-Pin SOIC | SO-8 | | OP293GBC | +25°C | DICE | | | OP493EP | -40°C to +125°C | 14-Pin Plastic DIP | N-14 | | OP493ES | -40°C to +125°C | 16-Pin SOL | SOL-16 | | OP493ES-REEL | -40°C to +125°C | 16-Pin SOL | SOL-16 | | OP493FP | -40°C to +125°C | 14-Pin Plastic DIP | N-14 | | OP493FS | -40°C to +125°C | 16-Pin SOL | SOL-16 | | OP493FS-REEL | -40°C to +125°C | 16-Pin SOL | SOL-16 | | OP493GBC | +25°C | DICE | | OP193 Die Size $0.070 \times 0.055$ Inch, 3,850 Sq. Mils Substrate (Die Backside) Is Connected to V– Transistor Count, 55 OP293 Die Size 0.072 $\times$ 0.110 Inch, 7,920 Sq. Mils Substrate (Die Backside) Is Connected to V– Transistor Count, 105 #### **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the OP193/OP293/OP493 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. -6- ### Typical Performance Characteristics-0P193/0P293/0P493 Figure 1. OP193 Offset Distribution, $V_S = \pm 15 \text{ V}$ Figure 2. OP193 Offset Distribution, $V_S = +3 V$ Figure 3. OP193 TCV<sub>OS</sub> Distribution, $V_S = +3 V$ Figure 4. OP193 TCV<sub>OS</sub> Distribution, $V_S = \pm 15 \text{ V}$ Figure 5. Input Bias Current vs. Common-Mode Voltage Figure 6. PSRR vs. Frequency Figure 7. CMRR vs. Frequency Figure 8. Slew Rate vs. Temperature Figure 9. Short Circuit Current vs. Temperature REV. A -7- ### OP193/OP293/OP493-Typical Performance Characteristics Figure 10. Input Offset Current vs. Temperature Figure 11. Input Bias Current vs. Temperature Figure 12. Supply Current vs. Temperature Figure 13. Voltage Noise Density vs. Frequency Figure 14. Current Noise Density vs. Frequency Figure 15. Delta Output Swing from Either Rail vs. Current Load Figure 16. Voltage Gain ( $R_L$ = 100 k $\Omega$ ) vs. Temperature Figure 17. Voltage Gain ( $R_L = 10 \text{ k}\Omega$ ) vs. Temperature -8- Figure 18. Closed-Loop Gain vs. Frequency, $V_S = 5 \text{ V}$ REV. A Figure 19. Closed-Loop Gain vs. Frequency, $V_S = \pm 15 \text{ V}$ Figure 20. Small Signal Overshoot vs. Capacitive Load Figure 21. Open Loop, Gain and Phase vs. Frequency Figure 22. Open Loop, Gain and Phase vs. Frequency #### **FUNCTIONAL DESCRIPTION** The OP193 family of operational amplifiers are single-supply, micropower, precision amplifiers whose input and output ranges both include ground. Input offset voltage (V $_{OS}$ ) is only 75 $\mu V$ maximum, while the output will deliver $\pm 5$ mA to a load. Supply current is only 17 $\mu A$ . A simplified schematic of the input stage is shown in Figure 23. Input transistors Q1 and Q2 are PNP devices, which permit the inputs to operate down to ground potential. The input transistors have resistors in series with the base terminals to protect the junctions from over voltage conditions. The second stage is an NPN cascode which is buffered by an emitter follower before driving the final PNP gain stage. The OP193 includes connections to taps on the input load resistors, which can be used to null the input offset voltage, $V_{\rm OS}$ . The OP293 and OP493 have two additional transistors, Q7 and Q8. The behavior of these transistors is discussed in the Output Phase Reversal section of this data sheet. The output stage, shown in Figure 24, is a noninverting NPN "totem-pole" configuration. Current is sourced to the load by emitter follower Q1, while Q2 provides current sink capability. When Q2 saturates, the output is pulled to within 5 mV of ground without an external pull-down resistor. The totem-pole output stage will supply a minimum of 5 mA to an external load, even when operating from a single 3.0 V power supply. By operating as an emitter follower, Q1 offers a high impedance load to the final PNP collector of the input stage. Base drive to Q2 is derived by monitoring Q1's collector current. Transistor Figure 23. OP193/OP293/OP493 Equivalent Input Circuit Figure 24. OP193/OP293/OP493 Equivalent Output Circuit Q5 tracks the collector current of Q1. When Q1 is on, Q5 keeps Q4 off, and current source I1 keeps Q2 turned off. When Q1 is driven to cutoff (i.e., the output must move toward V–), Q5 allows Q4 to turn on. Q4's collector current then provides the base drive for Q3 and Q2, and the output low voltage swing is set by Q2's $V_{\text{CE,SAT}}$ which is about 5 mV. REV. A \_9\_ #### **Driving Capacitive Loads** OP193 family amplifiers are unconditionally stable with capacitive loads less than 200 pF. However, the small signal, unitygain overshoot will improve if a resistive load is added. For example, transient overshoot is 20% when driving a 1000 pF/ $10~k\Omega$ load. When driving large capacitive loads in unity-gain configurations, an in-the-loop compensation technique is recommended as illustrated in Figure 28. #### **Input Overvoltage Protection** As previously mentioned, the OP193 family of op amps use a PNP input stage with protection resistors in series with the inverting and noninverting inputs. The high breakdown of the PNP transistors, coupled with the protection resistors, provides a large amount of input protection from over voltage conditions. The inputs can therefore be taken 20 V beyond either supply without damaging the amplifier. #### Output Phase Reversal—OP193 The OP193's input PNP collector-base junction can be forwardbiased if the inputs are brought more than one diode drop (0.7 V) below ground. When this happens to the noninverting input, Q4 of the cascode stage turns on and the output goes high. If the positive input signal can go below ground, phase reversal can be prevented by clamping the input to the negative supply (i.e., GND) with a diode. The reverse leakage of the diode will, of course, add to the input bias current of the amplifier. If input bias current is not critical, a 1N914 will add less than 10 nA of leakage. However, its leakage current will double for every 10°C increase in ambient temperature. For critical applications, the collector-base junction of a 2N3906 transistor will only add about 10 pA of additional bias current. To limit the current through the diode under fault conditions, a 1 k $\Omega$ resistor is recommended in series with the input. (The OP193's internal current limiting resistors will not protect the external diode). #### Output Phase Reversal—OP293 and OP493 The OP293 and OP493 include lateral PNP transistors Q7 and Q8 to protect against phase reversal. If an input is brought more than one diode drop ( $\approx$ 0.7 V) below ground, Q7 and Q8 combine to level shift the entire cascode stage, including the bias to Q3 and Q4, simultaneously. In this case Q4 will not saturate and the output remains low. The OP293 and OP493 do not exhibit output phase reversal for inputs up to -5 V below V- at $+25^{\circ}$ C. The phase reversal limit at $+125^{\circ}$ C is about -3 V. If the inputs can be driven below these levels, an external clamp diode, as discussed in the previous section, should be added. #### **Battery Powered Applications** OP193 series op amps can be operated on a minimum supply voltage of +1.7 V, and draw only 13 $\mu$ A of supply current per amplifier from a 2.0 V supply. In many battery-powered circuits, OP193 devices can be continuously operated for thousands of hours before requiring battery replacement, thus reducing equipment downtime and operating cost. High performance portable equipment and instruments frequently use lithium cells because of their long shelf life, light weight, and high energy density relative to older primary cells. Most lithium cells have a nominal output voltage of 3 V and are noted for a flat discharge characteristic. The low supply voltage requirement of the OP193, combined with the flat discharge characteristic of the lithium cell, indicates that the OP193 can be operated over the entire useful life of the cell. Figure 25 shows the typical discharge characteristic of a 1 AH lithium cell powering the OP193, OP293, and OP493, with each amplifier, in turn, driving 2.1 Volts into a 100 k $\Omega$ load. Figure 25. Lithium Sulfur Dioxide Cell Discharge Characteristic with OP193 Family and 100 $k\Omega$ Loads #### **Input Offset Voltage Nulling** The OP193 provides two offset nulling terminals that can be used to adjust the OP193's internal $V_{\rm OS}$ . In general, operational amplifier terminals should never be used to adjust system offset voltages. The offset null circuit of Figure 26 provides about $\pm 7$ mV of offset adjustment range. A 100 k $\Omega$ resistor placed in series with the wiper arm of the offset null potentiometer, as shown in Figure 27, reduces the offset adjustment range to 400 $\mu V$ and is recommended for applications requiring high null resolution. Offset nulling does not adversely affect $TCV_{OS}$ performance, providing that the trimming potentiometer temperature coefficient does not exceed $\pm 100$ ppm/°C. Figure 26. Offset Nulling Circuit -10- REV. A Figure 27. High Resolution Offset Nulling Circuit #### A Micropower False-Ground Generator Some single supply circuits work best when inputs are biased above ground, typically at 1/2 of the supply voltage. In these cases a false ground can be created by using a voltage divider buffered by an amplifier. One such circuit is shown in Figure 28. This circuit will generate a false-ground reference at 1/2 of the supply voltage, while drawing only about $27~\mu A$ from a 5~V supply. The circuit includes compensation to allow for a $1~\mu F$ bypass capacitor at the false-ground output. The benefit of a large capacitor is that not only does the false ground present a very low dc resistance to the load, but its ac impedance is low as well. The OP193 can both sink and source more than 5~mA, which improves recovery time from transients in the load current. Figure 28. A Micropower False-Ground Generator #### **A Battery Powered Voltage Reference** The circuit of Figure 29 is a battery-powered voltage reference that draws only 17 $\mu A$ of supply current. At this level, two AA alkaline cells can power this reference for more than 18 months. At an output voltage of 1.23 V @ 25°C, drift of the reference is only 5.5 $\mu V/^{\circ}C$ over the industrial temperature range. Load regulation is 85 $\mu V/mA$ with line regulation at 120 $\mu V/V$ . Design of the reference is based on the Brokaw bandgap core technique. Scaling of resistors R1 and R2 produces unequal currents in Q1 and Q2. The resulting $\Delta V_{BE}$ across R3 creates a temperature-proportional voltage (PTAT) which, in turn, produces a larger temperature-proportional voltage across R4 and R5, V1. The temperature coefficient of V1 cancels (first order) the complementary to absolute temperature (CTAT) coefficient of $V_{BE1}$ . When adjusted to 1.23 V @ +25°C, output voltage tempco is at a minimum. Bandgap references can have start-up problems. With no current in R1 and R2, the OP193 is beyond its positive input range limit and has an undefined output state. Shorting Pin 5 (an offset adjust pin) to ground forces the output high under these circumstances and insures reliable startup without significantly degrading the OP193's offset drift. Figure 29. A Battery Powered Voltage Reference #### **A Single-Supply Current Monitor** Current monitoring essentially consists of amplifying the voltage drop across a resistor placed in series with the current to be measured. The difficulty is that only small voltage drops can be tolerated, and with low precision op amps this greatly limits the overall resolution. The single-supply current monitor of Figure 30 has a resolution of 10 µA and is capable of monitoring 30 mA of current. This range can be adjusted by changing the current sense resistor R1. When measuring total system current, it may be necessary to include the supply current of the current monitor, which bypasses the current sense resistor, in the final result. This current can be measured and calibrated (together with the residual offset) by adjustment of the offset trim potentiometer, R2. This produces a deliberate temperature dependent offset. However, the supply current of the OP193 is also proportional to temperature, and the two effects tend to track. Current in R4 and R5, which also bypasses R1, can be adjusted via a gain trim. Figure 30. Single-Supply Current Monitor REV. A –11– #### A Single-Supply Instrumentation Amplifier Designing a true single-supply instrumentation amplifier with zero-input and zero-output operation requires special care. The traditional configuration, shown in Figure 31, depends upon amplifier A1's output being at 0 V when the applied common-mode input voltage is at 0 V. Any error at the output is multiplied by the gain of A2. In addition, current flows through resistor R3 as A2's output voltage increases. A1's output must remain at 0 V while sinking the current through R3, or a gain error will result. With a maximum output voltage of 4 V, the current through R3 is only 2 $\mu A$ , but this will still produce an appreciable error. Figure 31. A Conventional Instrumentation Amplifier One solution to this problem is to use a pull-down resistor. For example, if $R3=20~k\Omega$ , then the pull-down resistor must be less than $400~\Omega.$ However, the pull-down resistor appears as a fixed load when a common-mode voltage is applied. With a 4~V common-mode voltage, the additional load current will be 10~mA, which is unacceptable in a low power application. Figure 32 shows a better solution. A1's sink current is provided by a pair of N-channel FET transistors, configured as a current mirror. With the values shown, sink current of Q2 is about 340 $\mu A$ . Thus, with a common-mode voltage of 4 V, the additional load current is limited to 340 $\mu A$ versus 10 mA with a 400 $\Omega$ resistor. Figure 32. An Improved Single-Supply, 0 $V_{IN}$ , 0 $V_{OUT}$ Instrumentation Amplifier #### A Low-Power, Temperature to 4-20 mA Transmitter A simple temperature to 4–20 mA transmitter is shown in Figure 33. After calibration, this transmitter is accurate to $\pm 0.5^{\circ} C$ over the –50°C to +150°C temperature range. The transmitter operates from +8 V to +40 V with supply rejection better than 3 ppm/V. One half of the OP293 is used to buffer the $V_{TEMP}$ pin, while the other half regulates the output current to satisfy the current summation at its noninverting input: $$I_{OUT} + \frac{V_{TEMP} \times \left(R6 + R7\right)}{R2 \times R10} - V_{SET} \left(\frac{R2 + R6 + R7}{R2 \times R10}\right)$$ The change in output current with temperature is the derivative of the transfer function: $$\frac{\Delta I_{OUT}}{\Delta T} = \frac{\frac{\Delta V_{TEMP}}{\Delta T} (R6 + R7)}{R2 \times R10}$$ Figure 33. Temperature to 4-20 mA Transmitter -12- REV. A From the formulas, it can be seen that if the span trim is adjusted before the zero trim, the two trims are not interactive, which greatly simplifies the calibration procedure. Calibration of the transmitter is simple. First, the slope of the output current versus temperature is calibrated by adjusting the span trim, R7. A couple of iterations may be required to be sure the slope is correct. Once the span trim has been completed, the zero trim can be made. Remember that adjusting the zero trim will not affect the gain. The zero trim can be set at any known temperature by adjusting R5 until the output current equals: $$I_{OUT} = \left(\frac{\Delta I_{FS}}{\Delta T_{OPERATING}}\right) (T_{AMBIENT} - T_{MIN}) + 4 mA$$ Table I shows the values of R6 required for various temperature ranges. Table I. R6 Values vs. Temperature | Temp Range | R6 | |-----------------|--------| | 0°C to +70°C | 10 kΩ | | -40°C to +85°C | 6.2 kΩ | | -55°C to +150°C | 3 kΩ | #### A Micropower Voltage Controlled Oscillator An OP293 in combination with an inexpensive quad CMOS analog switch forms the precision VCO of Figure 34. This circuit provides triangle and square wave outputs and draws only 50 $\mu A$ from a single 5 V supply. A1 acts as an integrator; S1 switches the charging current symmetrically to yield positive and negative ramps. The integrator is bounded by A2 which acts as a Schmitt trigger with a precise hysteresis of 1.67 volts, set by resistors R5, R6, and R7, and associated CMOS switches. The resulting output of A1 is a triangle wave with upper and lower levels of 3.33 and 1.67 volts. The output of A2 is a square wave with almost rail-to-rail swing. With the components shown, frequency of operation is given by the equation: $$f_{OUT} = V_{CONTROL} (Volts) \times 10 \text{ Hz/V}$$ but this can easily be changed by varying C1. The circuit operates well up to $500\ Hz$ . Figure 34. Micropower Voltage Controlled Oscillator ### A Micropower, Single-Supply Quad Voltage Output 8-Bit DAC The circuit of Figure 35 uses the DAC8408 CMOS quad 8-bit DAC and the OP493 to form a single-supply quad voltage output DAC with a supply drain of only 140 $\mu A$ . The DAC8408 is used in the voltage switching mode and each DAC has an output resistance ( $\approx\!10~k\Omega$ ) independent of the digital input code. The output amplifiers act as buffers to avoid loading the DACs. The 100 $k\Omega$ resistors ensure that the OP493 outputs will swing to within 1/2 LSB of ground, i.e.: $$\frac{1}{2} \times \frac{1.23 V}{256} = 3 mV$$ REV. A -13- Figure 35. Micropower Single-Supply Quad Voltage-Output 8-Bit DAC # A Single-Supply Micropower Quad Programmable-Gain Amplifier The combination of the quad OP493 and the DAC8408 quad 8-bit CMOS DAC creates a quad programmable gain amplifier with a quiescent supply drain of only 140 $\mu A$ (Figure 36). The digital code present at the DAC, which is easily set by a microprocessor, determines the ratio between the fixed DAC feedback resistor and the resistance that the DAC feedback ladder presents to the op amp feedback loop. The gain of each amplifier is: $$\frac{V_{OUT}}{V_{IN}} = \frac{256}{n}$$ where n equals the decimal equivalent of the 8-bit digital code present at the DAC. If the digital code present at the DAC consists of all zeros, the feedback loop will be open causing the op amp to saturate. The $10~\text{M}\Omega$ resistors placed in parallel with the DAC feedback loop eliminates this problem with a very small reduction in gain accuracy. The 2.5 V reference biases the amplifiers to the center of the linear region providing maximum output swing. REV. A -14- Figure 36. Single-Supply Micropower Quad Programmable-Gain Amplifier REV. A -15- #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). -16- (P Suffix) 0.280 (7.11) 0.240 (6.10) PIN 1 0.325 (8.25) 0.300 (7.62) 0.430 (10.92) 0.348 (8.84) 0.060 (1.52) 0.195 (4.95) 0.115 (2.93) 0.210 0.015 (0.38) (5.33) MAX 0.160 (4.06) 0.115 (2.93) 0.015 (0.381) 0.008 (0.204) → | <del>| </del> 0.022 (0.558) 0.100 0.070 (1.77) (2.54) 0.045 (1.15) SEATING PLANE 0.014 (0.356) 8-Lead Epoxy DIP 14-Lead Epoxy DIP (P Suffix) 16-Lead Wide Body SOL (S Suffix)