

### TPS60150 5V/140mA Charge Pump Device

Check for Samples: TPS60150

#### **FEATURES**

- 2.7V to 5.5V Input Voltage Range
- Fixed Output Voltage of 5.0V
- X2 Charge Pump
- 1.5 MHz Switching Frequency
- Maximum Output Current: 140mA
- 2X2 QFN With 0.8mm Height
- Typical 90µA Quiescent Current at no Load Condition (Skip mode)
- Hardware En/Disable Function
- Built-in Soft Start
- Built-in Under Voltage Lock Out Protection
- Thermal and Over Current Protection

#### **APPLICATIONS**

- USB OTG
- HDMI
- Portable Communication Devices
- Personal Digital Assistance
- PCMCIA Cards
- Cellular Phones
- Handheld Meters

#### DESCRIPTION

The TPS60150 is a switched capacitor voltage converter which produces a regulated, low noise, and low-ripple output voltage (5V) from an unregulated input voltage.

The 5V output can supply a minimum of 140mA current with a small 2X2 QFN package.

TPS60150 operates in *skip mode* when the load current falls below 8mA under typical condition. In skip mode operation, quiescent current is reduced to  $90\mu A$ .

Only 3-external capacitors are needed to generate the output voltage, therefore saving PCB space.

Inrush current is limited by the soft start function during power on and power transient states.



Figure 1. Typical Application Circuit

#### ORDERING INFORMATION

| T <sub>A</sub> | PART<br>NUMBER <sup>(1)</sup> | OUTPUT<br>VOLTAGE | PACKAGE <sup>(2)</sup> | PACKAGE<br>DESIGNATOR | ORDERING    | PKG MARKING |  |
|----------------|-------------------------------|-------------------|------------------------|-----------------------|-------------|-------------|--|
| –40°C to 85°C  | TPS60150                      | 5.0V              | SON 2x2-6              | DRV                   | TPS60150DRV | CGO         |  |

<sup>(1)</sup> The DRV (2-mm x 2-mm 6-terminal SON) package is available in tape on reel. Add R suffix to order quantities of 3000 parts per reel and T suffix to order quantities with 250 parts per reel.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) (1)

|         |                                        | VALUE      | UNIT |
|---------|----------------------------------------|------------|------|
| $V_{I}$ | Input voltage range (all pins)         | -0.3 to 7  | V    |
|         | HBM ESD Rating (2)                     | 2          | kV   |
|         | CDM ESD Rating <sup>(3)</sup>          | 500        | V    |
|         | MM ESD Rating (4)                      | 200        | V    |
| $T_A$   | Operating temperature range            | -40 to 85  | °C   |
| $T_{J}$ | Maximum operating junction temperature | 150        | °C   |
| Tst     | Storage temperature                    | -55 to 150 | °C   |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The Human body model (HBM) is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. The testing is done according JEDECs EIA/JESD22-A114.
- (3) Charged Device Model
- (4) Machine Model (MM) is a 200pF capacitor discharged through a 500nH inductor with no series resistor into each pin. The testing is done according JEDECs EIA/JESD22-A115.

#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TPS60150     | LIMITE |
|------------------|----------------------------------------------|--------------|--------|
|                  | I THERMAL METRIC (**)                        | DRV (6 Pins) | UNITS  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 69.1         |        |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 79.8         |        |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 38.6         | °C/W   |
| ΨЈТ              | Junction-to-top characterization parameter   | 1.2          | C/VV   |
| $\Psi_{JB}$      | Junction-to-board characterization parameter | 38.4         |        |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 9.2          |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

|                 |                                | MIN | NOM MAX | UNIT |
|-----------------|--------------------------------|-----|---------|------|
| V <sub>IN</sub> | Input voltage range            | 2.7 | 5.5     | V    |
| T <sub>A</sub>  | Operating ambient temperature  | -40 | 85      | °C   |
| $T_J$           | Operating junction temperature | -40 | 125     | °C   |
| C <sub>in</sub> | Input capacitor                | 2.2 |         | μF   |
| Co              | Output capacitor               | 2.2 |         | μF   |
| $C_{f}$         | Flying capacitor               | 1.0 |         | μF   |

#### **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$ =3.6V,  $T_A$  = -40°C to 85°C, typical values are at  $T_A$  = 25°C, C1 = C3 = 2.2 $\mu$ F, C2 = 1.0 $\mu$ F (unless otherwise noted)

|                    | PARAMETER                      | TEST CONDITIONS                                                       | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| POWER S            | TAGE                           |                                                                       |     |     |     |      |
| V <sub>IN</sub>    | Input voltage range            |                                                                       | 2.7 |     | 5.5 | ٧    |
| $V_{UVLO}$         | Undervoltage lockout threshold |                                                                       |     | 1.9 | 2.1 |      |
| $I_Q$              | Operating quiescent current    | I <sub>OUT</sub> = 140 mA, Enable = V <sub>IN</sub>                   |     | 4.7 |     | mΑ   |
| I <sub>Qskip</sub> | Skip mode operating quiescent  | I <sub>OUT</sub> = 0 mA, Enable=V <sub>IN</sub> (No switching)        |     | 80  |     | μΑ   |
|                    | current                        | I <sub>OUT</sub> = 0 mA, Enable = V <sub>IN</sub> (Minimum switching) |     | 90  |     | μΑ   |
| I <sub>SD</sub>    | Shut down current              | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V, Enable = 0 V                         |     |     | 1   | μA   |
| V <sub>OUT</sub>   | Output voltage <sup>(1)</sup>  | I <sub>OUT</sub> ≤ 50 mA, 2.7 V ≤ V <sub>IN</sub> < 5.5V              | 4.8 | 5.0 | 5.2 | V    |

When in skip mode, Output voltage can exceed V<sub>OUT</sub> spec because V<sub>OUT(skip)</sub>=V<sub>OUT</sub>+0.1.



### **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}=3.6V$ ,  $T_A=-40$ °C to 85°C, typical values are at  $T_A=25$ °C,  $C1=C3=2.2\mu F$ ,  $C2=1.0\mu F$  (unless otherwise noted)

|                        | PARAMETER                 | TEST CONDITIONS                                                             | MIN  | TYP                   | MAX      | UNIT |
|------------------------|---------------------------|-----------------------------------------------------------------------------|------|-----------------------|----------|------|
| V <sub>OUT(skip)</sub> | Skip mode output voltage  | $I_{OUT} = 0 \text{ mA}, 2.7 \text{ V} \le V_{IN} \le 5.5 \text{ V}$        |      | V <sub>OUT</sub> +0.1 |          | V    |
| F <sub>SW</sub>        | Switching frequency       |                                                                             |      | 1.5                   |          | MHz  |
| SS <sub>TIME</sub>     | Soft-start time           | From the rising edge of enable to 90% output                                |      | 150                   |          | μs   |
| OUTPUT CI              | JRRENT                    |                                                                             |      |                       |          |      |
| I <sub>OUT_nom</sub>   | Maximum output current    | $V_{OUT}$ remains between 4.8 V and 5.2 V, 3.1 V $\leq$ $V_{IN} \leq$ 5.5 V | 120  |                       |          | mA   |
|                        |                           | 3.3 V < V <sub>IN</sub> < 5.5 V                                             | 140  |                       |          |      |
| I <sub>OUT_short</sub> | Short circuit current (2) | V <sub>OUT</sub> = 0 V                                                      |      | 80                    |          | mA   |
| RIPPLE VO              | LTAGE                     |                                                                             |      |                       | ,        |      |
| V <sub>R</sub>         | Output ripple voltage     | I <sub>OUT</sub> = 140 mA                                                   |      | 30                    |          | mV   |
| ENABLE CO              | ONTROL                    |                                                                             |      |                       |          |      |
| V <sub>HI</sub>        | Logic high input voltage  | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V                                             | 1.3  |                       | $V_{IN}$ | V    |
| V <sub>LI</sub>        | Logic low input voltage   |                                                                             | -0.2 |                       | 0.4      | V    |
| I <sub>HI</sub>        | Logic high input current  |                                                                             |      |                       | 1        | μΑ   |
| ILI                    | Logic low input current   |                                                                             |      |                       | 1        | μΑ   |
| THERMAL                | SHUTDOWN                  |                                                                             | •    |                       | '        |      |
| T <sub>SD</sub>        | Shutdown temperature      |                                                                             |      | 160                   |          | °C   |
| T <sub>RC</sub>        | Shutdown recovery         |                                                                             |      | 140                   |          | °C   |

(2) TPS60150 has internal protection circuit to protect IC when V<sub>OUT</sub> shorted to GND.



Figure 2. Maximum Output Current Capability and Short Circuit protection



#### **DEVICE INFORMATION**

### PIN ASSIGNMENTS (TOP VIEW)



#### **PIN FUNCTIONS**

| PIN  | PIN I/O |   | DESCRIPTION                                 |  |  |  |  |  |
|------|---------|---|---------------------------------------------|--|--|--|--|--|
| NAME | NO.     |   | DESCRIPTION                                 |  |  |  |  |  |
| GND  | 1       | _ | Ground                                      |  |  |  |  |  |
| VIN  | 2       | I | Supply voltage input                        |  |  |  |  |  |
| VOUT | 3       | 0 | Output, Connect to the output capacitor     |  |  |  |  |  |
| CP+  | 4       | _ | Connect to the flying capacitor             |  |  |  |  |  |
| CP-  | 5       | _ | Connect to the flying capacitor             |  |  |  |  |  |
| ENA  | 6       | I | Hardware Enable/Disable Pin (High = Enable) |  |  |  |  |  |

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 3. Functional Block Diagram



#### **TYPICAL CHARACTERISTICS**

**Table 1. Table of Graphs** 

| TITLE                        | DESCRIPTION                                                                                           | FIGURE    |
|------------------------------|-------------------------------------------------------------------------------------------------------|-----------|
| Load Regulation Curve        | Output voltage vs output current, $V_{IN}$ = Variable, $I_{OUT}$ = Sweep, Temperature = 25°C          | Figure 4  |
| Line Regulation Curve        | Output voltage vs input voltage, $V_{IN}$ = Sweep, $I_{OUT}$ = Variable, Temperature = 25°C           | Figure 5  |
| Efficiency Curve             | Efficiency vs input voltage, V <sub>IN</sub> = Sweep, I <sub>OUT</sub> = Variable, Temperature = 25°C | Figure 6  |
| Quiescent Current Curve      | Quiescent current vs input voltage, $V_{IN}$ = Sweep, $I_{OUT}$ = 0, Temperature = Variable           | Figure 7  |
| Maximum Output Current Curve | Maximum output current vs input voltage, V <sub>IN</sub> = Sweep, Temperature = Variable              | Figure 8  |
| Load Transient Curve         | Output voltage vs load current                                                                        | Figure 9  |
| Load Transient Guive         | Output voltage vs load current                                                                        | Figure 10 |
|                              | Output ripple voltage (Skip mode)                                                                     | Figure 11 |
| Output Bingle                | Output ripple voltage (Skip mode)                                                                     | Figure 12 |
| Output Ripple                | Output ripple valtage (Normal mode)                                                                   | Figure 13 |
|                              | Output ripple voltage (Normal mode)                                                                   | Figure 14 |
| Danier ON                    | D                                                                                                     | Figure 15 |
| Power ON                     | Power on start up                                                                                     | Figure 16 |
| Fachle / Dischle             | Coft start when south                                                                                 | Figure 17 |
| Enable / Disable             | Soft start when enable                                                                                | Figure 18 |
| TSD Operation                | $V_{IN} = 5.5V$ , $R_{LOAD} = 20\Omega$                                                               | Figure 19 |





Figure 5.

© 2008–2011, Texas Instruments Incorporated





### **MAXIMUM OUTPUT CURRENT INPUT VOLTAGE AT TEMPERATURE** 0.3 T<sub>A</sub> = -40°C 0.25 Io - Max Output Current - A 0.2 T<sub>A</sub> = 25°C T<sub>A</sub> = 85°C 0.15 0.1 0.05 0 2.7 3.2 4.2 4.7 5.2 V<sub>I</sub> - Input Voltage - V Figure 8.



#### LOAD TRANSIENT RESPONSE V<sub>IN</sub> = 2.7 V, Io = 30 mA to 50 mA



20 μs/div

20 μ3/αίν

### 



5 ms/div Figure 11.

OUTPUT RIPPLE VOLTAGE (NORMAL MODE)  $V_{\text{IN}} = 2.7 \text{ V, lo} = 50 \text{ mA}$ 



Figure 13.

LOAD TRANSIENT RESPONSE V<sub>IN</sub> = 3.6 V, Io = 60 mA to 100 mA



20 μs/div Figure 10.

# OUTPUT RIPPLE VOLTAGE (SKIP MODE) $V_{\text{IN}} = 3.6 \text{ V}, \text{ lo} = 0 \text{ mA}$



5 ms/div

Figure 12.

## OUTPUT RIPPLE (NORMAL MODE) $V_{\text{IN}} = 3.6 \text{ V, Io} = 100 \text{ mA}$



500 ns/div

Figure 14.





Figure 17. Figure 18.



50 ms/div Figure 19.



#### **APPLICATION INFORMATION**

#### **APPLICATION OVERVIEW**

Most of today's battery-powered portable electronics allow and/or require data transfer with a PC. One of the fastest data transfer protocols is via USB On the Go (OTG). As Figure 20 shows, the USB OTG circuitry in the portable device requires a 5-V power rail and up to 140mA of current. The TPS60150 may be utilized to provide a 5-V power rail in a battery powered system.

Alternatively, low-cost portable electronics with small LCD displays require a low-cost solution for providing the WLED backlight. As shown in Figure 21, the TPS60150 can also be used to drive several WLEDs in parallel, with the help of ballast resistors.



Figure 20. Application Circuit for OTG System



Figure 21. Application Circuit for Driving White LEDs

#### **BASIC OPERATION PRINCIPLE**

The TPS60150, regulated charge pump, provides a regulated output voltage for various input voltages. The TPS60150 regulates the voltage across the flying capacitor to 2.5V and controls the voltage drop of Q1 and Q2 while a conversion clock with 50% duty cycle drives the FETs.

© 2008–2011, Texas Instruments Incorporated





Figure 22. Charging Mode

During the first half cycle, Q2 and Q3 transistors are turned on and flying capacitor, C<sub>F</sub>, will be charged to 2.5V ideally.



Figure 23. Discharging Mode

During the second half cycle, Q1 and Q4 transistors are turned on. Capacitor  $C_F$  will then be discharged to output.

The output voltage can be calculated as follows:

$$Vout = V_{IN} - VQ1 + V(C_F) - VQ4 = VIN - VQ1 + 2.5V - VQ4 = 5 V.$$
 (Ideal)

The output voltage is regulated by output feedback and an internally compensated voltage control loop.



#### NORMAL MODE AND SKIP MODE OPERATION



Figure 24. Normal Mode and Skip Mode Operation

The TPS60150 has skip mode operation as shown in Figure 24. The TPS60150 enters skip mode if the output voltage reaches 5V+0.1V and the load current is below 8mA(typ). In Skip Mode, the TPS60150 disables the oscillator and decreases the pre\_bias current of the output stage to reduce the power consumption. Once the output voltage dips below threshold voltage, 5V+0.1V, the TPS60150 begins switching to increase output voltage until the output reaches 5V+0.1V. When the output voltage dips below 5V, the TPS60150 returns to normal PWM mode; thereby re-enabling the oscillator and increasing the pre\_bias current of the output stage to supply output current.

The skip threshold voltage and current depend on input voltage and output current conditions.

#### SHORT CIRCUIT PROTECTION

The TPS60150 has internal short circuit protection to protect the IC when the output is shorted to ground. To avoid damage when output is shorted to ground, the short circuit protection circuitry senses output voltage and clamps the maximum output current to 80mA(typ).

#### THERMAL SHUT DOWN PROTECTION

The regulator has thermal shutdown circuitry that protects it from damage caused by overload conditions. The thermal protection circuitry disables the output when the junction temperature reached approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is automatically re-enabled. Continuously running the regulator into thermal shutdown can degrade reliability. The regulator also provides current limit to protect itself and the load.

© 2008–2011, Texas Instruments Incorporated



#### SHUTDOWN MODE

An enable pin on the regulator may be used to place the device into an energy-saving shutdown mode. In this mode, the output is disconnected from the input and the input quiescent current is reduced to 1µA maximum.

#### CAPACITOR SELECTION

For minimum output voltage ripple, the output capacitor ( $C_{\text{OUT}}$ ) should be a surface-mount ceramic capacitor. Tantalum capacitors generally have a higher Effective Series Resistance (ESR) and may contribute to higher output voltage ripple. Leaded capacitors also increase ripple due to the higher inductance of the package itself. To achieve the best operation with low input voltage and high load current, the input and flying capacitors ( $C_{\text{IN}}$  and  $C_{\text{F}}$ , respectively) should also be surface-mount ceramic types.



Figure 25. Capacitors

Generally, C<sub>FLY</sub> can be calculated by simple equation as follows,

$$Q_{charging} = c \times v = C_{FLY} \times \Delta V_{CFLY}$$
,

$$Q_{discharging} = i_{discharge} \times t = 2 \times I_{LOAD(MAX)} \times \left(\frac{T}{2}\right), \text{ half duty.}$$
(1)

 $\text{Both equation should be same,} \quad \therefore \ 2 \ \times \ I_{\text{LOAD(MAX)}} \ \times \ \left(\frac{\text{T}}{2}\right) = C_{\text{FLY}} \ \times \ \Delta V_{\text{CFLY}}$ 

$$\therefore C_{\mathsf{FLY}} \geq \frac{2 \times \mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})} \times \left(\frac{\mathsf{T}}{2}\right)}{\Delta \mathsf{V}_{\mathsf{CFLY}}} = \frac{\mathsf{I}_{\mathsf{LOAD}(\mathsf{MAX})}}{\Delta \mathsf{V}_{\mathsf{CFLY}} \times f} \tag{2}$$

If  $I_{LOAD} = 140$  mA, f = 1.5MHZ, and  $\Delta V_{CFLY} = 100$ mV, the minimum value of the flying capacitor should be 1 $\mu$ F.

Output capacitance, C<sub>OUT</sub>, is also strongly related to output ripple voltage and loop stability,

$$V_{OUT(RIPPLE)} = \frac{I_{LOAD(MAX)}}{(2 \times f \times C_{OUT})} + 2I_{LOAD(MAX)} \times ESR_{COUT}$$
(3)

The minimum output capacitance for all output levels is 2.2µF due to control stability. Larger ceramic capacitors or low ESR capacitors can be used to lower the output ripple voltage.

Table 2. Suggested Capacitors (Input / Output / Flying Capacitor)

| Manufacturer | Part number | Value          | Tolerance | Dielectric<br>material | Package Size | Rated working voltage |  |
|--------------|-------------|----------------|-----------|------------------------|--------------|-----------------------|--|
|              |             | 4.7uF<br>2.2uF |           | X7R                    |              | 6.3V                  |  |

The efficiency of the charge pump regulator varies with the output voltage, the applied input voltage and the load current.

The approximate efficiency in normal operating mode is given by:

$$Efficiency(\%) = \frac{PD(out)}{PD(in)} \times 100 = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times I_{IN}} \times 100 , I_{IN} = 2 \times I_{OUT} + I_{Q}$$
(4)



Efficiency(%) = 
$$\frac{V_{OUT}}{2 \times V_{IN}} \times 100 \, \left(I_{IN} = 2 \times I_{OUT}\right)$$
 Quiescent current was neglected. (5)

#### **PCB LAYOUT**

Large transient currents flow in the VIN, VOUT, and GND traces. To minimize both input and output ripple, keep the capacitors as close as possible to the regulator using short, direct circuit traces.



Figure 26. Recommended PCB Layout

© 2008–2011, Texas Instruments Incorporated



### **REVISION HISTORY**

| Cr | nanges from Revision A (April 2009) to Revision B                | Page | е |
|----|------------------------------------------------------------------|------|---|
| •  | Added the Thermal Table and deleted the Dissipation Rating Table |      | 2 |



### **PACKAGE OPTION ADDENDUM**

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| TPS60150DRVR     | ACTIVE | SON          | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CGO               | Samples |
| TPS60150DRVT     | ACTIVE | SON          | DRV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CGO               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Apr-2014

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficultions are norminal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|--------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS60150DRVR                   | SON             | DRV                | 6 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS60150DRVR                   | SON             | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS60150DRVT                   | SON             | DRV                | 6 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 21-Apr-2014



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| TPS60150DRVR | SON          | DRV             | 6        | 3000 | 203.0       | 203.0      | 35.0        |  |
| TPS60150DRVR | SON          | DRV             | 6        | 3000 | 210.0       | 185.0      | 35.0        |  |
| TPS60150DRVT | SON          | DRV             | 6        | 250  | 203.0       | 203.0      | 35.0        |  |

DRV (S—PWSON—N6)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



### DRV (S-PWSON-N6)

### PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

### DRV (S-PWSON-N6)

### PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**Texas Instruments:** 

TPS60150DRVR TPS60150DRVT