

# 5.0 or 3.3 V, 4 Mbit (512 Kbit x 8) TIMEKEEPER® SRAM

#### **Features**

- Integrated ultra-low power SRAM, real-time clock, power-fail control circuit, battery, and crystal
- BCD coded year, month, day, date, hours, minutes, and seconds
- Automatic power-fail chip deselect and write protection
- Write protect voltages: (V<sub>PFD</sub> = Power-fail deselect voltage)
  - M48T512Y:  $V_{CC}$  = 4.5 to 5.5 V 4.2 V  $\leq$   $V_{PFD}$   $\leq$  4.5 V
  - M48T512V:  $V_{CC}$  = 3.0 to 3.6 V 2.7 V  $\leq$  V<sub>PFD</sub>  $\leq$  3.0 V
- Conventional SRAM operation; unlimited write cycles
- Software controlled clock calibration for high accuracy applications
- 10 years of data retention and clock operation in the absence of power
- Pin and function compatible with industry standard 512 K x 8 SRAMS
- Self-contained battery and crystal in DIP package



# **Contents**

| 1 | Des  | cription                                            | 5  |
|---|------|-----------------------------------------------------|----|
| 2 | Ope  | rating modes                                        | 7  |
|   | 2.1  | READ mode                                           | 7  |
|   | 2.2  | WRITE mode                                          | 8  |
|   | 2.3  | Data retention mode                                 | 0  |
| 3 | Cloc | k operations 1                                      | 1  |
|   | 3.1  | Reading the clock                                   | 1  |
|   | 3.2  | Setting the clock                                   | 1  |
|   | 3.3  | Stopping and starting the oscillator                | 1  |
|   | 3.4  | Calibrating the clock                               | 2  |
|   | 3.5  | V <sub>CC</sub> noise and negative going transients | 4  |
| 4 | Max  | imum ratings                                        | 5  |
| 5 | DC a | and AC parameters                                   | 6  |
| 6 | Pacl | kage mechanical data                                | 9  |
| 7 | Part | numbering 2                                         | :0 |
| 8 | Revi | sion history 2                                      | 1  |

# List of tables

| Table 1.  | Signal names                                                 | 5  |
|-----------|--------------------------------------------------------------|----|
| Table 2.  | Operating modes                                              | 7  |
| Table 3.  | READ mode AC characteristics                                 | 8  |
| Table 4.  | WRITE mode AC characteristics                                | 10 |
| Table 5.  | Register map                                                 | 12 |
| Table 6.  | Absolute maximum ratings                                     | 15 |
| Table 7.  | Operating and AC measurement conditions                      |    |
| Table 8.  | Capacitance                                                  |    |
| Table 9.  | DC characteristics                                           | 17 |
| Table 10. | Power down/up AC characteristics                             | 18 |
| Table 11. | Power down/up trip points DC characteristics                 | 18 |
| Table 12. | PMDIP32 – 32-pin plastic module DIP, package mechanical data |    |
| Table 13. | Ordering information scheme                                  | 20 |
| Table 14. | Document revision history                                    | 21 |

# **List of figures**

| Figure 1.  | Logic diagram                                        | 5 |
|------------|------------------------------------------------------|---|
| Figure 2.  | 32-pin DIP connections                               | 6 |
| Figure 3.  | Block diagram                                        | 6 |
| Figure 4.  | READ mode AC waveforms                               | 8 |
| Figure 5.  | WRITE AC waveforms, WRITE enable controlled          | 9 |
| Figure 6.  | WRITE AC waveforms, chip enable controlled           | 9 |
| Figure 7.  | Crystal accuracy across temperature                  | 3 |
| Figure 8.  | Calibration waveform                                 | 3 |
| Figure 9.  | Supply voltage protection                            | 4 |
| Figure 10. | AC measurement load circuit                          | 6 |
| Figure 11. | Power down/up mode AC waveforms                      | 7 |
| Figure 12. | PMDIP32 – 32-pin plastic module DIP, package outline | 9 |

M48T512Y, M48T512V Description

## 1 Description

The M48T512Y/V TIMEKEEPER® RAM is a 512 Kb x 8 non-volatile static RAM and real-time clock organized as 524,288 words by 8 bits. The special DIP package provides a fully integrated battery backup memory and real-time clock solution.

The M48T512Y/V directly replaces industry standard 512 Kb x 8 SRAMs. It also provides the non-volatility of Flash without any requirement for special WRITE timing or limitations on the number of WRITEs that can be performed.

Figure 1. Logic diagram



Table 1. Signal names

| A0-A18          | Address inputs        |
|-----------------|-----------------------|
| DQ0-DQ7         | Data inputs / outputs |
| Ē               | Chip enable input     |
| G               | Output enable input   |
| W               | WRITE enable input    |
| V <sub>CC</sub> | Supply voltage        |
| V <sub>SS</sub> | Ground                |

Figure 2. 32-pin DIP connections



Figure 3. Block diagram



M48T512Y, M48T512V Operating modes

## 2 Operating modes

The 32-pin, 600 mil hybrid DIP houses a controller chip, SRAM, quartz crystal, and a long life lithium button cell in a single package. Figure 3 on page 6 illustrates the static memory array and the quartz controlled clock oscillator. The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year - compliant until the year 2100), 30, and 31 day months are made automatically. Byte 7FFF8h is the clock control register (see *Table 5 on page 12*). This byte controls user access to the clock information and also stores the clock calibration setting. The seven clock bytes (7FFFFh-7FFF9h) are not the actual clock counters; they are memory locations consisting of BiPORT™ READ/WRITE memory cells within the static RAM array. The M48T512Y/V includes a clock control circuit which updates the clock bytes with current information once per second. The information can be accessed by the user in the same manner as any other location in the static memory array. The M48T512Y/V also has its own Power-Fail Detect circuit. This control circuitry constantly monitors the supply voltage for an out of tolerance condition. When V<sub>CC</sub> is out of tolerance, the circuit write protects the TIMEKEEPER register data and SRAM, providing data security in the midst of unpredictable system operation. As V<sub>CC</sub> falls, the control circuitry automatically switches to the battery, maintaining data and clock operation until valid power is restored.

| Mode     | v <sub>cc</sub>                                          | Ē               | G               | W               | DQ0-DQ7          | Power               |
|----------|----------------------------------------------------------|-----------------|-----------------|-----------------|------------------|---------------------|
| Deselect |                                                          | $V_{IH}$        | Х               | Х               | High Z           | Standby             |
| WRITE    | 4.5 to 5.5 V<br>or                                       | V <sub>IL</sub> | Х               | V <sub>IL</sub> | D <sub>IN</sub>  | Active              |
| READ     | 3.0 to 3.6 V                                             | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active              |
| READ     |                                                          | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z           | Active              |
| Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(1)</sup> | Х               | Х               | Х               | High Z           | CMOS standby        |
| Deselect | ≤ V <sub>SO</sub> <sup>(1)</sup>                         | Х               | Х               | Х               | High Z           | Battery backup mode |

<sup>1.</sup> See Table 11 on page 18 for details.

Note:  $X = V_{IH}$  or  $V_{IL}$ ;  $V_{SO} = Battery$  backup switchover voltage.

#### 2.1 READ mode

The M48T512Y/V is in the READ mode whenever  $\overline{W}$  (WRITE Enable) is high and  $\overline{E}$  (Chip Enable) is low. The unique address specified by the 19 Address Inputs defines which one of the 524,288 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within Address Access Time ( $t_{AVQV}$ ) after the last address input signal is stable, providing the  $\overline{E}$  and  $\overline{G}$  access times are also satisfied. If the  $\overline{E}$  and  $\overline{G}$  access times are not met, valid data will be available after the latter of the Chip Enable Access Times ( $t_{ELQV}$ ) or Output Enable Access Time ( $t_{GLQV}$ ). The state of the eight three-state Data I/O signals is controlled by  $\overline{E}$  and  $\overline{G}$ . If the outputs are activated before  $t_{AVQV}$ , the data lines will be driven to an indeterminate state until  $t_{AVQV}$ . If the Address Inputs are changed while  $\overline{E}$  and  $\overline{G}$  remain active, output data will remain valid for Output Data Hold Time ( $t_{AXQX}$ ) but will go indeterminate until the next Address Access.

A0-A18

VALID

tAVQV

tELQV

tELQX

tGLQX

tGLQX

DATA OUT

Figure 4. READ mode AC waveforms

Note:  $\overline{WE} = High$ .

DQ0-DQ7

Table 3. READ mode AC characteristics

|                                  |                                         | M48T512Y<br>-70 |     | M48T512V<br>-85 |     | Unit |
|----------------------------------|-----------------------------------------|-----------------|-----|-----------------|-----|------|
| Symbol                           | Parameter <sup>(1)</sup>                |                 |     |                 |     |      |
|                                  |                                         | Min             | Max | Min             | Max |      |
| t <sub>AVAV</sub>                | READ cycle time                         | 70              |     | 85              |     | ns   |
| t <sub>AVQV</sub>                | Address valid to output valid           |                 | 70  |                 | 85  | ns   |
| t <sub>ELQV</sub>                | Chip enable low to output valid         |                 | 70  |                 | 85  | ns   |
| t <sub>GLQV</sub>                | Output enable low to output valid       |                 | 40  |                 | 55  | ns   |
| t <sub>ELQX</sub> <sup>(2)</sup> | Chip enable low to output transition    | 5               |     | 5               |     | ns   |
| t <sub>GLQX</sub> <sup>(2)</sup> | Output enable low to output transition  | 5               |     | 5               |     | ns   |
| t <sub>EHQZ</sub> (2)            | Chip enable high to output Hi-Z         |                 | 25  |                 | 30  | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | Output enable high to output Hi-Z       |                 | 25  |                 | 30  | ns   |
| t <sub>AXQX</sub>                | Address transition to output transition | 10              |     | 5               |     | ns   |

<sup>1.</sup> Valid for ambient operating temperature:  $T_A = 0$  to  $70^{\circ}$ C;  $V_{CC} = 4.5$  to 5.5V or 3.0 to 3.6V (except where noted).

### 2.2 WRITE mode

The M48T512Y/V is in the WRITE mode whenever  $\overline{W}$  (WRITE Enable) and  $\overline{E}$  (Chip Enable) are low state after the address inputs are stable.

The start of a WRITE is referenced from the latter occurring falling edge of  $\overline{W}$  or  $\overline{E}$ . A WRITE is terminated by the earlier rising edge of  $\overline{W}$  or  $\overline{E}$ . The addresses must be held valid throughout the cycle.  $\overline{E}$  or  $\overline{W}$  must return high for a minimum of  $t_{EHAX}$  from Chip Enable or  $t_{WHAX}$  from WRITE Enable prior to the initiation of another READ or WRITE cycle. Data-in must be valid  $t_{DVWH}$  prior to the end of WRITE and remain valid for  $t_{WHDX}$  afterward.  $\overline{G}$  should be kept high during WRITE cycles to avoid bus contention; although, if the output bus has been activated by a low on  $\overline{E}$  and  $\overline{G}$  a low on  $\overline{W}$  will disable the outputs  $t_{WLQZ}$  after  $\overline{W}$  falls.

<sup>2.</sup>  $C_L = 5pF$ .

M48T512Y, M48T512V Operating modes

Figure 5. WRITE AC waveforms, WRITE enable controlled



Figure 6. WRITE AC waveforms, chip enable controlled



Table 4. WRITE mode AC characteristics

|                                     |                                         | M487 | Γ512Y | M487 | T512V |      |
|-------------------------------------|-----------------------------------------|------|-------|------|-------|------|
| Symbol                              | Parameter <sup>(1)</sup>                | -70  |       | -85  |       | Unit |
|                                     |                                         | Min  | Max   | Min  | Max   |      |
| t <sub>AVAV</sub>                   | WRITE cycle time                        | 70   |       | 85   |       | ns   |
| t <sub>AVWL</sub>                   | Address valid to WRITE enable low       | 0    |       | 0    |       | ns   |
| t <sub>AVEL</sub>                   | Address valid to chip enable low        | 0    |       | 0    |       | ns   |
| t <sub>WLWH</sub>                   | WRITE enable pulse width                | 50   |       | 60   |       | ns   |
| t <sub>ELEH</sub>                   | Chip enable low to chip enable high     | 55   |       | 65   |       | ns   |
| t <sub>WHAX</sub>                   | WRITE enable high to address transition | 5    |       | 5    |       | ns   |
| t <sub>EHAX</sub>                   | Chip enable high to address transition  | 10   |       | 15   |       | ns   |
| t <sub>DVWH</sub>                   | Input valid to WRITE enable high        | 30   |       | 35   |       | ns   |
| t <sub>DVEH</sub>                   | Input valid to chip enable high         | 30   |       | 35   |       | ns   |
| t <sub>WHDX</sub>                   | WRITE enable high to input transition   | 5    |       | 5    |       | ns   |
| t <sub>EHDX</sub>                   | Chip enable high to input transition    | 10   |       | 15   |       | ns   |
| t <sub>WLQZ</sub> <sup>(2)(3)</sup> | WRITE enable low to output Hi-Z         |      | 25    |      | 30    | ns   |
| t <sub>AVWH</sub>                   | Address valid to write enable high      | 60   |       | 70   |       | ns   |
| t <sub>AVEH</sub>                   | Address valid to chip enable high       | 60   |       | 70   |       | ns   |
| t <sub>WHQX</sub> <sup>(2)(3)</sup> | WRITE enable high to output transition  | 5    |       | 5    |       | ns   |

- 1. Valid for ambient operating temperature:  $T_A = 0$  to  $70^{\circ}C$ ;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).
- 2.  $C_1 = 5pF$ .
- 3. If  $\overline{E}$  goes low simultaneously with  $\overline{W}$  going low, the outputs remain in the high impedance state.

#### 2.3 Data retention mode

With valid  $V_{CC}$  applied, the M48T512Y/V operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically deselect, write protecting itself when  $V_{CC}$  falls between  $V_{PFD}$  (max) and  $V_{PFD}$  (min). All outputs become high impedance and all inputs are treated as "Don't care."

Note:

A power failure during a WRITE cycle may corrupt data at the current addressed location, but does not jeopardize the rest of the RAM's content. At voltages below  $V_{PFD}$  (min), the memory will be in a write protected state, provided the  $V_{CC}$  fall time is not less than  $t_F$  The M48T512Y/V may respond to transient noise spikes on  $V_{CC}$  that cross into the deselect window during the time the device is sampling  $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended. When  $V_{CC}$  drops below  $V_{SO}$ , the control circuit switches power to the internal battery, preserving data and powering the clock. The internal energy source will maintain data in the M48T512Y/V for an accumulated period of at least 10 years at room temperature. As system power rises above  $V_{SO}$ , the battery is disconnected, and the power supply is switched to external  $V_{CC}$ . Write protection continues until  $V_{CC}$  reaches  $V_{PFD}$  (min) plus  $t_{REC}$  (min). Normal RAM operation can resume  $t_{REC}$  after  $V_{CC}$  exceeds  $V_{PFD}$  (max). Refer to Application Note (AN1012) on the ST website for more information on battery life.

M48T512Y, M48T512V Clock operations

## 3 Clock operations

### 3.1 Reading the clock

Updates to the TIMEKEEPER<sup>®</sup> registers should be halted before clock data is read to prevent reading data in transition (see *Table 5 on page 12*). The BiPORT<sup>™</sup> TIMEKEEPER cells in the RAM array are only data registers and not the actual clock counters, so updating the registers can be halted without disturbing the clock itself.

Updating is halted when a '1' is written to the READ bit, D6 in the Control Register (7FFF8h). As long as a '1' remains in that position, updating is halted. After a halt is issued, the registers reflect the count; that is, the day, date, and time that were current at the moment the halt command was issued. All of the TIMEKEEPER registers are updated simultaneously. A halt will not interrupt an update in progress. The next update occurs 1 second after the READ bit is reset to a '0.'

### 3.2 Setting the clock

Bit D7 of the Control Register (7FFF8h) is the WRITE bit. Setting the WRITE bit to a '1,' like the READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date, and time data in 24 hour BCD format (see *Table 5 on page 12*). Resetting the WRITE bit to a '0' then transfers the values of all time registers 7FFFh-7FF9h to the actual TIMEKEEPER counters and allows normal operation to resume. After the WRITE bit is reset, the next clock update will occur approximately one second later.

Note: Upon power-up, both the WRITE bit and the READ bit will be reset to '0.'

## 3.3 Stopping and starting the oscillator.

The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is located at bit D7 within 7FFF9h. Setting it to a '1' stops the oscillator. The M48T512Y/V is shipped from STMicroelectronics with the STOP bit set to a '1.' When reset to a '0,' the M48T512Y/V oscillator starts after approximately one second.

Note: It is not necessary to set the WRITE bit when setting or resetting the FREQUENCY TEST bit (FT) or the STOP bit (ST).

57

Data Function/range **Address BCD** format **D7** D6 D5 D4 **D3** D2 **D1** D<sub>0</sub> 7FFFFh 10 years Year Year 00-99 7FFFEh 0 0 10 M Month Month 01-12 7FFFDh 0 0 10 date Date Date 01-31 7FFFCh 0 0 0 01-07 0 0 Day Day 7FFFBh 00-23 0 0 10 hours Hours Hours 7FFFAh 0 10 minutes Minutes Minutes 00-59 7FFF9h ST 10 seconds Seconds Seconds 00-59

Calibration

Control

Table 5. Register map

#### Keys:

7FFF8h

S = SIGN bit

W

R

S

R = READ bit

W = WRITE bit

ST = STOP bit

0 = Must be set to '0'

## 3.4 Calibrating the clock

The M48T512Y/V is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. The devices are factory calibrated at 25°C and tested for accuracy. Clock accuracy will not exceed 35 ppm (parts per million) oscillator frequency error at 25°C, which equates to about ±1.53 minutes per month. When the Calibration circuit is properly employed, accuracy improves to better than +1/–2 ppm at 25°C. The oscillation rate of crystals changes with temperature. The M48T512Y/V design employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage (see *Figure 8 on page 13*).

The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five Calibration bits found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down. The Calibration bits occupy the five lower order bits (D4-D0) in the Control Register 7FF8h. These bits can be set to represent any value between 0 and 31 in binary form. Bit D5 is a Sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125, 829, 120 actual oscillator cycles; that is, +4.068 or –2.034 ppm of adjustment per calibration step in the calibration register.

Assuming that the oscillator is running at exactly 32,768 Hz, each of the 31 increments in the Calibration byte would represent +10.7 or –5.35 seconds per month which corresponds to a total range of +5.5 or –2.75 minutes per month.

M48T512Y, M48T512V Clock operations

One method for ascertaining how much calibration a given M48T512Y/V may require involves setting the clock, letting it run for a month and comparing it to a known accurate reference and recording deviation over a fixed period of time.

Calibration values, including the number of seconds lost or gained in a given period, can be found in STMicroelectronics' Application Note AN934, "TIMEKEEPER® Calibration." This allows the designer to give the end user the ability to calibrate the clock as the environment requires, even if the final product is packaged in a non-user serviceable enclosure. The designer could provide a simple utility that accesses the Calibration bits. For more information on calibration see Application Note AN934, "TIMEKEEPER® Calibration" on the ST website.





Figure 8. Calibration waveform



577

## 3.5 V<sub>CC</sub> noise and negative going transients

 $I_{CC}$  transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the  $V_{CC}$  bus. A ceramic bypass capacitor value of 0.1  $\mu\text{F}$  is recommended to filter these spikes.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on  $V_{CC}$  that drive it to values below  $V_{SS}$  by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, ST recommends connecting a schottky diode from  $V_{CC}$  to  $V_{SS}$  (cathode connected to  $V_{CC}$ , anode to  $V_{SS}$ ). (Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount).



**Caution:** Negative undershoots below –0.3 V are not allowed on any pin while in the battery backup mode.

M48T512Y, M48T512V Maximum ratings

## 4 Maximum ratings

Stressing the device above the ratings listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 6. Absolute maximum ratings

| Symbol                          | Parameter                                                 |          | Value                           | Unit |
|---------------------------------|-----------------------------------------------------------|----------|---------------------------------|------|
| T <sub>A</sub>                  | Ambient operating temperature                             |          | 0 to 70                         | °C   |
| T <sub>STG</sub>                | Storage temperature (V <sub>CC</sub> off, oscillator off) |          | -40 to 85                       | °C   |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds                    |          | 260                             | °C   |
| V <sub>IO</sub>                 | Input or output voltages                                  |          | -0.3 to V <sub>CC</sub><br>+0.3 | V    |
| V                               | Supply voltage                                            | M48T512Y | -0.3 to 7.0                     | V    |
| V <sub>CC</sub>                 | M48T512V                                                  |          | -0.3 to 4.6                     | V    |
| Io                              | Output current                                            |          | 20                              | mA   |
| P <sub>D</sub>                  | Power dissipation                                         |          | 1                               | W    |

Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds). No preheat above 150°C, or direct exposure to IR reflow (or IR preheat) allowed, to avoid damaging the Lithium battery.

Caution:

Negative undershoots below –0.3 V are not allowed on any pin while in the battery backup mode.

## 5 DC and AC parameters

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measurement Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

Table 7. Operating and AC measurement conditions

| Parameter                                       | M48T512Y   | M48T512V   | Unit |
|-------------------------------------------------|------------|------------|------|
| Supply voltage (V <sub>CC</sub> )               | 4.5 to 5.5 | 3.0 to 3.6 | V    |
| Ambient operating temperature (T <sub>A</sub> ) | 0 to 70    | 0 to 70    | °C   |
| Load capacitance (C <sub>L</sub> )              | 100        | 50         | pF   |
| Input rise and fall times                       | ≤ 5        | ≤ 5        | ns   |
| Input pulse voltages                            | 0 to 3     | 0 to 3     | ٧    |
| Input and output timing ref. voltages           | 1.5        | 1.5        | V    |

Figure 10. AC measurement load circuit



1.  $C_L = 50 \text{ pF for M48T512V}.$ 

Table 8. Capacitance

| Symbol              | Parameter <sup>(1)(2)</sup> | Min | Max | Unit |
|---------------------|-----------------------------|-----|-----|------|
| C <sub>IN</sub>     | Input capacitance           |     | 20  | pF   |
| C <sub>IO</sub> (3) | Input / output capacitance  |     | 20  | pF   |

Effective capacitance measured with power supply at 5 V (M48T512Y) or 3.3 V (M48T512V). Sampled only, not 100% tested.

- 2. At 25°C, f = 1 MHz.
- 3. Outputs deselected.

Table 9. DC characteristics

|                                |                               | Test condition <sup>(1)</sup>             | M487 | Γ512Y                | M48T512V |                      |      |
|--------------------------------|-------------------------------|-------------------------------------------|------|----------------------|----------|----------------------|------|
| Symbol                         | Parameter                     |                                           | -70  |                      | -85      |                      | Unit |
|                                |                               |                                           | Min  | Max                  | Min      | Max                  |      |
| I <sub>LI</sub>                | Input leakage current         | $0 \text{ V} \leq V_{IN} \leq V_{CC}$     |      | ±2                   |          | ±2                   | μΑ   |
| I <sub>LO</sub> <sup>(2)</sup> | Output leakage current        | $0 \text{ V} \leq V_{OUT} \leq V_{CC}$    |      | ±2                   |          | ±2                   | μΑ   |
| I <sub>CC</sub>                | Supply current                | Outputs open                              |      | 115                  |          | 60                   | mA   |
| I <sub>CC1</sub>               | Supply current (standby) TTL  | $\overline{E} = V_{IH}$                   |      | 8                    |          | 4                    | mA   |
| I <sub>CC2</sub>               | Supply current (standby) CMOS | $\overline{E} \ge V_{CC} - 0.2 \text{ V}$ |      | 4                    |          | 3                    | mA   |
| V <sub>IL</sub>                | Input low voltage             |                                           | -0.3 | 0.8                  | -0.3     | 0.4                  | V    |
| V <sub>IH</sub>                | Input high voltage            |                                           | 2.2  | V <sub>CC</sub> +0.3 | 2.2      | V <sub>CC</sub> +0.3 | V    |
| V <sub>OL</sub>                | Output low voltage            | I <sub>OL</sub> = 2.1 mA                  |      | 0.4                  |          | 0.4                  | V    |
| V <sub>OH</sub>                | Output high voltage           | I <sub>OH</sub> = -1 mA                   | 2.4  |                      | 2.2      |                      | V    |

<sup>1.</sup> Valid for ambient operating temperature:  $T_A = 0$  to  $70^{\circ}C$ ;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).

Figure 11. Power down/up mode AC waveforms



<sup>2.</sup> Outputs deselected.

Table 10. Power down/up AC characteristics

| Symbol                         | Parameter <sup>(1)</sup>                                                   | Min      | Max | Unit |    |
|--------------------------------|----------------------------------------------------------------------------|----------|-----|------|----|
| t <sub>F</sub> <sup>(2)</sup>  | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> fall time | 300      |     | μs   |    |
| t <sub>FB</sub> <sup>(3)</sup> | V <sub>PED</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> fall time        | M48T512Y | 10  |      | μs |
|                                | VPFD (IIIII) to VSS VCC Idil time                                          | M48T512V | 150 |      | μs |
| t <sub>R</sub>                 | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> rise time | 10       |     | μs   |    |
| t <sub>RB</sub>                | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> rise time        | 1        |     | μs   |    |
| t <sub>REC</sub>               | E recovery time                                                            | 40       | 200 | ms   |    |

- 1. Valid for ambient operating temperature:  $T_A = 0$  to  $70^{\circ}C$ ;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).
- V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 200µs after V<sub>CC</sub> passes V<sub>PFD</sub> (min).
- 3.  $V_{PFD}$  (min) to  $V_{SS}$  fall time of less than  $t_{FB}$  may cause corruption of RAM data.

Table 11. Power down/up trip points DC characteristics

| Symbol                         | Parameter <sup>(1)(2)</sup>         | Min      | Тур | Max                     | Unit |       |
|--------------------------------|-------------------------------------|----------|-----|-------------------------|------|-------|
| V <sub>PFD</sub>               | Power-fail deselect voltage -       | M48T512Y | 4.2 | 4.35                    | 4.5  | V     |
|                                |                                     | M48T512V | 2.7 | 2.9                     | 3.0  | V     |
| V <sub>SO</sub>                | Battery backup switchover voltage — | M48T512Y |     | 3.0                     |      | V     |
|                                |                                     | M48T512V |     | V <sub>PFD</sub> –100mV |      | V     |
| t <sub>DR</sub> <sup>(3)</sup> | Expected data retention time        |          | 10  |                         |      | YEARS |

- 1. All voltages referenced to  $V_{\mbox{\footnotesize SS}}$ .
- 2. Valid for ambient operating temperature:  $T_A = 0$  to  $70^{\circ}\text{C}$ ;  $V_{CC} = 4.5$  to 5.5 V or 3.0 to 3.6 V (except where noted).
- 3. At  $25^{\circ}$ C,  $V_{CC} = 0$  V.

## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

S — B — e1 — eA — C — eA — PMDIP

Figure 12. PMDIP32 – 32-pin plastic module DIP, package outline

Note: Drawing is not to scale.

Table 12. PMDIP32 – 32-pin plastic module DIP, package mechanical data

| Symb | mm  |       |       | inches |       |       |  |
|------|-----|-------|-------|--------|-------|-------|--|
|      | Тур | Min   | Max   | Тур    | Min   | Max   |  |
| Α    |     | 9.27  | 9.52  |        | 0.365 | 0.375 |  |
| A1   |     | 0.38  | _     |        | 0.015 | _     |  |
| В    |     | 0.43  | 0.59  |        | 0.017 | 0.023 |  |
| С    |     | 0.20  | 0.33  |        | 0.008 | 0.013 |  |
| D    |     | 42.42 | 43.18 |        | 1.670 | 1.700 |  |
| Е    |     | 18.03 | 18.80 |        | 0.710 | 0.740 |  |
| e1   |     | 2.29  | 2.79  | 0.100  | 0.090 | 0.110 |  |
| e3   |     | 34.29 | 41.91 | 1.500  | 1.350 | 1.650 |  |
| eA   |     | 14.99 | 16.00 | 0.600  | 0.590 | 0.630 |  |
| L    |     | 3.05  | 3.81  |        | 0.120 | 0.150 |  |
| S    |     | 1.91  | 2.79  |        | 0.075 | 0.110 |  |
| N    |     | 32    |       |        | 32    |       |  |

# 7 Part numbering





1 = 0 to 70°C

For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you.

M48T512Y, M48T512V Revision history

# 8 Revision history

Table 14. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                   |  |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| June 1998   | 1.0      | First issue                                                                                                                                                                                               |  |
| 03-Dec-1999 | 1.1      | M48T512Y: V <sub>PFD</sub> (Min) changed; AC measurement load circuit changed ( <i>Figure 10</i> ); t <sub>FB</sub> and t <sub>RB</sub> changed ( <i>Figure 11</i> , <i>Table 10</i> )                    |  |
| 11-Dec-2000 | 2.0      | Reformatted                                                                                                                                                                                               |  |
| 20-Jul-2001 | 2.1      | Segments re-ordered; temp./voltage info. added to tables ( <i>Table 8, 9, 3, 4, 10, 11</i> )                                                                                                              |  |
| 07-Aug-2001 | 2.2      | Text re-ordered from last adjustment ("Operating modes" section)                                                                                                                                          |  |
| 20-May-2002 | 2.3      | Add countries to disclaimer                                                                                                                                                                               |  |
| 07-Aug-2002 | 2.4      | Add marketing status                                                                                                                                                                                      |  |
| 31-Mar-2003 | 3.0      | v2.2 template applied; data retention condition updated (Table 11)                                                                                                                                        |  |
| 22-Feb-2005 | 4.0      | Reformatted; IR reflow update (Table 6)                                                                                                                                                                   |  |
| 25-Mar-2008 | 5.0      | Reformatted document, minor text changes; updated cover page and Table 13 concerning availability of M48T512V (3.3 V version); updated Figure 9, 10, 11, Table 9, 12, Section 6: Package mechanical data. |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

