

# 3.3 V/5 V ECL 4-Input OR/NOR

## MC10EP01, MC100EP01

### Description

The MC10EP01 is a 4-input OR/NOR gate. The device is functionally equivalent to the EL01 device, LVEL01, and E101 (a quad version). With AC performance much faster than the LVEL01 device, the EP01 is ideal for applications requiring the fastest AC performance available.

The 100 Series contains temperature compensation.

### Features

- 230 ps Typical Propagation Delay
- Maximum Frequency = > 3 GHz Typical
- PECL Mode Operating Range:  
 $V_{CC} = 3.0 \text{ V to } 5.5 \text{ V}$  with  $V_{EE} = 0 \text{ V}$
- NECL Mode Operating Range:  
 $V_{CC} = 0 \text{ V}$  with  $V_{EE} = -3.0 \text{ V to } -5.5 \text{ V}$
- Open Input Default State
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



**ON Semiconductor®**

[www.onsemi.com](http://www.onsemi.com)



SOIC-8 NB  
D SUFFIX  
CASE 751-07

TSSOP-8  
DT SUFFIX  
CASE 948R-02

DFN8  
MN SUFFIX  
CASE 506AA

### MARKING DIAGRAMS\*



SOIC-8 NB



TSSOP-8



DFN8

A = Assembly Location  
L = Wafer Lot  
K = MC100  
5H = MC10  
M = Date Code  
Y = Year  
W = Work Week  
■ = Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note [AND8002/D](#).

### ORDERING INFORMATION

| Device        | Package                   | Shipping <sup>†</sup> |
|---------------|---------------------------|-----------------------|
| MC10EP01MNR4G | DFN8<br>(Pb-Free)         | 1000 /<br>Tape & Reel |
| MC100EP01DG   | SOIC-8<br>NB<br>(Pb-Free) | 98 Units / Tube       |
| MC100EP01DTG  | TSSOP-8<br>(Pb-Free)      | 100 Units / Tube      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, [BRD8011/D](#).

# MC10EP01, MC100EP01



Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

Table 1. PIN DESCRIPTION

| Pin             | Function                                                                                                                                                                       |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0 – D3         | ECL Data Inputs                                                                                                                                                                |
| Q, $\bar{Q}$    | ECL Data Outputs                                                                                                                                                               |
| V <sub>CC</sub> | Positive Supply                                                                                                                                                                |
| V <sub>EE</sub> | Negative Supply                                                                                                                                                                |
| EP              | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. |

Table 2. TRUTH TABLE

| D0* | D1* | D2* | D3* | Q | $\bar{Q}$ |
|-----|-----|-----|-----|---|-----------|
| L   | L   | L   | L   | L | H         |
| H   | X   | X   | X   | H | L         |
| X   | H   | X   | X   | H | L         |
| X   | X   | H   | X   | H | L         |
| X   | X   | X   | H   | H | L         |
| H   | H   | H   | H   | H | L         |

\*Pins will default LOW when left open.

Table 3. ATTRIBUTES

| Characteristics                                                             | Value                         |
|-----------------------------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor                                            | 75 k $\Omega$                 |
| Internal Input Pullup Resistor                                              | N/A                           |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV   |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                   |
| SOIC-8 NB<br>TSSOP-8<br>DFN8                                                | Level 1<br>Level 3<br>Level 1 |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V-0 @ 0.125 in          |
| Transistor Count                                                            | 115 Devices                   |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      |                               |

1. For additional information, see Application Note [AND8003/D](#).

# MC10EP01, MC100EP01

**Table 4. MAXIMUM RATINGS**

| Symbol        | Parameter                                          | Condition 1                                      | Condition 2                            | Rating      | Unit |
|---------------|----------------------------------------------------|--------------------------------------------------|----------------------------------------|-------------|------|
| $V_{CC}$      | PECL Mode Power Supply                             | $V_{EE} = 0 \text{ V}$                           |                                        | 6           | V    |
| $V_{EE}$      | NECL Mode Power Supply                             | $V_{CC} = 0 \text{ V}$                           |                                        | -6          | V    |
| $V_I$         | PECL Mode Input Voltage<br>NECL Mode Input Voltage | $V_{EE} = 0 \text{ V}$<br>$V_{CC} = 0 \text{ V}$ | $V_I \leq V_{CC}$<br>$V_I \geq V_{EE}$ | 6<br>-6     | V    |
| $I_{out}$     | Output Current                                     | Continuous<br>Surge                              |                                        | 50<br>100   | mA   |
| $I_{BB}$      | $V_{BB}$ Sink/Source                               |                                                  |                                        | $\pm 0.5$   | mA   |
| $T_A$         | Operating Temperature Range                        |                                                  |                                        | -40 to +85  | °C   |
| $T_{stg}$     | Storage Temperature Range                          |                                                  |                                        | -65 to +150 | °C   |
| $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                               | SOIC-8 NB<br>SOIC-8 NB                 | 190<br>130  | °C/W |
| $\theta_{JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                   | SOIC-8 NB                              | 41 to 44    | °C/W |
| $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                               | TSSOP-8<br>TSSOP-8                     | 185<br>140  | °C/W |
| $\theta_{JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                   | TSSOP-8                                | 41 to 44    | °C/W |
| $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                               | DFN8<br>DFN8                           | 129<br>84   | °C/W |
| $T_{sol}$     | Wave Solder (Pb-Free)                              | < 2 to 3 sec @ 260°C                             |                                        | 265         | °C   |
| $\theta_{JC}$ | Thermal Resistance (Junction-to-Case)              | (Note 2)                                         | DFN8                                   | 35 to 40    | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. JEDEC standard multilayer board – 2S2P (2 signal, 2 power)

# MC10EP01, MC100EP01

**Table 5. 10EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 1))**

| Symbol          | Characteristic                    | -40°C |      |      | 25°C |      |      | 85°C |      |      | Unit |
|-----------------|-----------------------------------|-------|------|------|------|------|------|------|------|------|------|
|                 |                                   | Min   | Typ  | Max  | Min  | Typ  | Max  | Min  | Typ  | Max  |      |
| I <sub>EE</sub> | Power Supply Current              | 20    | 24   | 31   | 20   | 24   | 31   | 20   | 24   | 31   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)      | 2165  | 2290 | 2415 | 2230 | 2355 | 2480 | 2290 | 2415 | 2540 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)       | 1365  | 1490 | 1615 | 1430 | 1555 | 1680 | 1490 | 1615 | 1740 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2090  |      | 2415 | 2155 |      | 2480 | 2215 |      | 2540 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)  | 1365  |      | 1690 | 1430 |      | 1755 | 1490 |      | 1815 | mV   |
| I <sub>IH</sub> | Input HIGH Current                |       |      | 150  |      |      | 150  |      |      | 150  | µA   |
| I <sub>IL</sub> | Input LOW Current                 | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | µA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.3 V to -2.2 V.
2. All loading with 50 Ω to V<sub>CC</sub> – 2.0 V.

**Table 6. 10EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = 0 V (Note 1))**

| Symbol          | Characteristic                    | -40°C |      |      | 25°C |      |      | 85°C |      |      | Unit |
|-----------------|-----------------------------------|-------|------|------|------|------|------|------|------|------|------|
|                 |                                   | Min   | Typ  | Max  | Min  | Typ  | Max  | Min  | Typ  | Max  |      |
| I <sub>EE</sub> | Power Supply Current              | 20    | 24   | 31   | 20   | 24   | 31   | 20   | 24   | 31   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)      | 3865  | 3990 | 4115 | 3930 | 4055 | 4180 | 3990 | 4115 | 4240 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)       | 3065  | 3190 | 3315 | 3130 | 3255 | 3380 | 3190 | 3315 | 3440 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3790  |      | 4115 | 3855 |      | 4180 | 3915 |      | 4240 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)  | 3065  |      | 3390 | 3130 |      | 3455 | 3190 |      | 3515 | mV   |
| I <sub>IH</sub> | Input HIGH Current                |       |      | 150  |      |      | 150  |      |      | 150  | µA   |
| I <sub>IL</sub> | Input LOW Current                 | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | µA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +2.0 V to -0.5 V.
2. All loading with 50 Ω to V<sub>CC</sub> – 2.0 V.

**Table 7. 10EP DC CHARACTERISTICS, NECL (V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -5.5 V to -3.0 V (Note 1))**

| Symbol          | Characteristic                    | -40°C |       |       | 25°C  |       |       | 85°C  |       |       | Unit |
|-----------------|-----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
|                 |                                   | Min   | Typ   | Max   | Min   | Typ   | Max   | Min   | Typ   | Max   |      |
| I <sub>EE</sub> | Power Supply Current              | 20    | 24    | 31    | 20    | 24    | 31    | 20    | 24    | 31    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)      | -1135 | -1010 | -885  | -1070 | -945  | -820  | -1010 | -885  | -760  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)       | -1935 | -1810 | -1685 | -1870 | -1745 | -1620 | -1810 | -1685 | -1560 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1210 |       | -885  | -1145 |       | -820  | -1085 |       | -760  | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)  | -1935 |       | -1610 | -1870 |       | -1545 | -1810 |       | -1485 | mV   |
| I <sub>IH</sub> | Input HIGH Current                |       |       | 150   |       |       | 150   |       |       | 150   | µA   |
| I <sub>IL</sub> | Input LOW Current                 | 0.5   |       |       | 0.5   |       |       | 0.5   |       |       | µA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>.
2. All loading with 50 Ω to V<sub>CC</sub> – 2.0 V.

# MC10EP01, MC100EP01

**Table 8. 100EP DC CHARACTERISTICS, PECL ( $V_{CC} = 3.3$  V,  $V_{EE} = 0$  V (Note 1))**

| Symbol   | Characteristic                    | -40°C |      |      | 25°C |      |      | 85°C |      |      | Unit    |
|----------|-----------------------------------|-------|------|------|------|------|------|------|------|------|---------|
|          |                                   | Min   | Typ  | Max  | Min  | Typ  | Max  | Min  | Typ  | Max  |         |
| $I_{EE}$ | Power Supply Current              | 15    | 24   | 32   | 17   | 26   | 36   | 19   | 28   | 38   | mA      |
| $V_{OH}$ | Output HIGH Voltage (Note 2)      | 2155  | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV      |
| $V_{OL}$ | Output LOW Voltage (Note 2)       | 1355  | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV      |
| $V_{IH}$ | Input HIGH Voltage (Single-Ended) | 2075  |      | 2420 | 2075 |      | 2420 | 2075 |      | 2420 | mV      |
| $V_{IL}$ | Input LOW Voltage (Single-Ended)  | 1355  |      | 1675 | 1355 |      | 1675 | 1355 |      | 1675 | mV      |
| $I_{IH}$ | Input HIGH Current                |       |      | 150  |      |      | 150  |      |      | 150  | $\mu$ A |
| $I_{IL}$ | Input LOW Current                 | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | $\mu$ A |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.3 V to -2.2 V.
2. All loading with  $50 \Omega$  to  $V_{CC} - 2.0$  V.

**Table 9. 100EP DC CHARACTERISTICS, PECL ( $V_{CC} = 5.0$  V,  $V_{EE} = 0$  V (Note 1))**

| Symbol   | Characteristic                    | -40°C |      |      | 25°C |      |      | 85°C |      |      | Unit    |
|----------|-----------------------------------|-------|------|------|------|------|------|------|------|------|---------|
|          |                                   | Min   | Typ  | Max  | Min  | Typ  | Max  | Min  | Typ  | Max  |         |
| $I_{EE}$ | Power Supply Current              | 15    | 24   | 32   | 17   | 26   | 36   | 19   | 28   | 38   | mA      |
| $V_{OH}$ | Output HIGH Voltage (Note 2)      | 3855  | 3980 | 4105 | 3855 | 3980 | 4105 | 3855 | 3980 | 4105 | mV      |
| $V_{OL}$ | Output LOW Voltage (Note 2)       | 3055  | 3180 | 3305 | 3055 | 3180 | 3305 | 3055 | 3180 | 3305 | mV      |
| $V_{IH}$ | Input HIGH Voltage (Single-Ended) | 3775  |      | 4120 | 3775 |      | 4120 | 3775 |      | 4120 | mV      |
| $V_{IL}$ | Input LOW Voltage (Single-Ended)  | 3055  |      | 3375 | 3055 |      | 3375 | 3055 |      | 3375 | mV      |
| $I_{IH}$ | Input HIGH Current                |       |      | 150  |      |      | 150  |      |      | 150  | $\mu$ A |
| $I_{IL}$ | Input LOW Current                 | 0.5   |      |      | 0.5  |      |      | 0.5  |      |      | $\mu$ A |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +2.0 V to -0.5 V.
2. All loading with  $50 \Omega$  to  $V_{CC} - 2.0$  V.

**Table 10. 100EP DC CHARACTERISTICS, NECL ( $V_{CC} = 0$  V;  $V_{EE} = -5.5$  V to -3.0 V (Note 1))**

| Symbol   | Characteristic                    | -40°C |       |       | 25°C  |       |       | 85°C  |       |       | Unit    |
|----------|-----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------|
|          |                                   | Min   | Typ   | Max   | Min   | Typ   | Max   | Min   | Typ   | Max   |         |
| $I_{EE}$ | Power Supply Current              | 15    | 24    | 32    | 17    | 26    | 36    | 19    | 28    | 38    | mA      |
| $V_{OH}$ | Output HIGH Voltage (Note 2)      | -1145 | -1020 | -895  | -1145 | -1020 | -895  | -1145 | -1020 | -895  | mV      |
| $V_{OL}$ | Output LOW Voltage (Note 2)       | -1945 | -1820 | -1695 | -1945 | -1820 | -1695 | -1945 | -1820 | -1695 | mV      |
| $V_{IH}$ | Input HIGH Voltage (Single-Ended) | -1225 |       | -880  | -1225 |       | -880  | -1225 |       | -880  | mV      |
| $V_{IL}$ | Input LOW Voltage (Single-Ended)  | -1945 |       | -1625 | -1945 |       | -1625 | -1945 |       | -1625 | mV      |
| $I_{IH}$ | Input HIGH Current                |       |       | 150   |       |       | 150   |       |       | 150   | $\mu$ A |
| $I_{IL}$ | Input LOW Current                 | 0.5   |       |       | 0.5   |       |       | 0.5   |       |       | $\mu$ A |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .
2. All loading with  $50 \Omega$  to  $V_{CC} - 2.0$  V.

# MC10EP01, MC100EP01

**Table 11. AC CHARACTERISTICS** ( $V_{CC} = 3.0$  V to 5.5 V;  $V_{EE} = 0$  V or  $V_{CC} = 0$  V;  $V_{EE} = -3.0$  V to -5.5 V (Note 1))

| Symbol             | Characteristic                                             | -40°C |     |     | 25°C |     |     | 85°C |     |     | Unit |
|--------------------|------------------------------------------------------------|-------|-----|-----|------|-----|-----|------|-----|-----|------|
|                    |                                                            | Min   | Typ | Max | Min  | Typ | Max | Min  | Typ | Max |      |
| $f_{max}$          | Maximum Frequency<br>(See Figure 2. $F_{max}$ /JITTER)     |       | > 3 |     |      | > 3 |     |      | > 3 |     | GHz  |
| $t_{PLH}, t_{PHL}$ | Propagation Delay<br>$D$ to $Q, \bar{Q}$                   | 150   | 260 | 330 | 150  | 270 | 330 | 200  | 300 | 350 | ps   |
| $t_{JITTER}$       | Cycle-to-Cycle Jitter<br>(See Figure 2. $F_{max}$ /JITTER) |       | 0.2 | < 1 |      | 0.2 | < 1 |      | 0.2 | < 1 | ps   |
| $t_r, t_f$         | Output Rise/Fall Times<br>$Q, \bar{Q}$ (20%–80%)           | 50    | 120 | 170 | 60   | 130 | 180 | 70   | 150 | 200 | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfm.

1. Measured using a 750 mV source, 50% duty cycle clock source. All loading with  $50 \Omega$  to  $V_{CC} - 2.0$  V.



**Figure 2.  $F_{max}$ /Jitter**



**Figure 3. Typical Termination for Output Driver and Device Evaluation**  
(See Application Note [AND8020/D](#) – Termination of ECL Logic Devices)

## Resource Reference of Application Notes

- AN1405/D** – ECL Clock Distribution Techniques
- AN1406/D** – Designing with PECL (ECL at +5.0 V)
- AN1503/D** – ECLinPS™ I/O SPiCE Modeling Kit
- AN1504/D** – Metastability and the ECLinPS Family
- AN1568/D** – Interfacing Between LVDS and ECL
- AN1672/D** – The ECL Translator Guide
- AND8001/D** – Odd Number Counters Design
- AND8002/D** – Marking and Date Codes
- AND8020/D** – Termination of ECL Logic Devices
- AND8066/D** – Interfacing with ECLinPS
- AND8090/D** – AC Characteristics of ECL Devices

# MECHANICAL CASE OUTLINE

## PACKAGE DIMENSIONS

ON Semiconductor®



SCALE 4:1



DFN8 2x2, 0.5P  
CASE 506AA-01  
ISSUE E

DATE 22 JAN 2010

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20 MM FROM TERMINAL TIP.
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

| DIM | MILLIMETERS |      |
|-----|-------------|------|
|     | MIN         | MAX  |
| A   | 0.80        | 1.00 |
| A1  | 0.00        | 0.05 |
| A3  | 0.20 REF    |      |
| b   | 0.20        | 0.30 |
| D   | 2.00 BSC    |      |
| D2  | 1.10        | 1.30 |
| E   | 2.00 BSC    |      |
| E2  | 0.70        | 0.90 |
| e   | 0.50 BSC    |      |
| K   | 0.30 REF    |      |
| L   | 0.25        | 0.35 |
| L1  | ---         | 0.10 |

### GENERIC MARKING DIAGRAM\*



XX = Specific Device Code

M = Date Code

■ = Pb-Free Device

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present.

### RECOMMENDED SOLDERING FOOTPRINT\*



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

|                  |                            |                                                                                                                                                                                     |
|------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON18658D                | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | DFN8, 2.0X2.0, 0.5MM PITCH | PAGE 1 OF 1                                                                                                                                                                         |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

# MECHANICAL CASE OUTLINE

## PACKAGE DIMENSIONS

ON Semiconductor®



SCALE 1:1

SOIC-8 NB  
CASE 751-07  
ISSUE AK

DATE 16 FEB 2011



$N \times 45^\circ$

J

C

M

N

Y

Z

$\oplus 0.25 (0.010) \text{ (M)}$  Z Y (S) X (S)

### NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

| DIM | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
|     | MIN         | MAX  | MIN       | MAX   |
| A   | 4.80        | 5.00 | 0.189     | 0.197 |
| B   | 3.80        | 4.00 | 0.150     | 0.157 |
| C   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| H   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| M   | 0 °         | 8 °  | 0 °       | 8 °   |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

### GENERIC MARKING DIAGRAM\*



XXXXX = Specific Device Code  
A = Assembly Location  
L = Wafer Lot  
Y = Year  
W = Work Week  
▪ = Pb-Free Package

XXXXXX = Specific Device Code  
A = Assembly Location  
Y = Year  
WW = Work Week  
▪ = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "▪", may or may not be present. Some products may not follow the Generic Marking.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

STYLES ON PAGE 2

|                  |             |                                                                                                                                                                                     |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOIC-8 NB   | PAGE 1 OF 2                                                                                                                                                                         |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**SOIC-8 NB**  
CASE 751-07  
ISSUE AK

DATE 16 FEB 2011

|                                                                                                                                                                                            |                                                                                                                                                                                   |                                                                                                                                                                             |                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 1:<br>PIN 1. Emitter<br>2. Collector<br>3. Collector<br>4. Emitter<br>5. Emitter<br>6. Base<br>7. Base<br>8. Emitter                                                                 | STYLE 2:<br>PIN 1. Collector, Die #1<br>2. Collector, #1<br>3. Collector, #2<br>4. Collector, #2<br>5. Base, #2<br>6. Emitter, #2<br>7. Base, #1<br>8. Emitter, #1                | STYLE 3:<br>PIN 1. Drain, Die #1<br>2. Drain, #1<br>3. Drain, #2<br>4. Drain, #2<br>5. Gate, #2<br>6. Source, #2<br>7. Gate, #1<br>8. Source, #1                            | STYLE 4:<br>PIN 1. Anode<br>2. Anode<br>3. Anode<br>4. Anode<br>5. Anode<br>6. Anode<br>7. Anode<br>8. Common Cathode                                                                           |
| STYLE 5:<br>PIN 1. Drain<br>2. Drain<br>3. Drain<br>4. Drain<br>5. Gate<br>6. Gate<br>7. Source<br>8. Source                                                                               | STYLE 6:<br>PIN 1. Source<br>2. Drain<br>3. Drain<br>4. Source<br>5. Source<br>6. Gate<br>7. Gate<br>8. Source                                                                    | STYLE 7:<br>PIN 1. Input<br>2. External Bypass<br>3. Third Stage Source<br>4. Ground<br>5. Drain<br>6. Gate 3<br>7. Second Stage Vd<br>8. First Stage Vd                    | STYLE 8:<br>PIN 1. Collector, Die #1<br>2. Base, #1<br>3. Base, #2<br>4. Collector, #2<br>5. Collector, #2<br>6. Emitter, #2<br>7. Emitter, #1<br>8. Collector, #1                              |
| STYLE 9:<br>PIN 1. Emitter, Common<br>2. Collector, Die #1<br>3. Collector, Die #2<br>4. Emitter, Common<br>5. Emitter, Common<br>6. Base, Die #2<br>7. Base, Die #1<br>8. Emitter, Common | STYLE 10:<br>PIN 1. Ground<br>2. Bias 1<br>3. Output<br>4. Ground<br>5. Ground<br>6. Bias 2<br>7. Input<br>8. Ground                                                              | STYLE 11:<br>PIN 1. Source 1<br>2. Gate 1<br>3. Source 2<br>4. Gate 2<br>5. Drain 2<br>6. Drain 2<br>7. Drain 1<br>8. Drain 1                                               | STYLE 12:<br>PIN 1. Source<br>2. Source<br>3. Source<br>4. Gate<br>5. Drain<br>6. Drain<br>7. Drain<br>8. Drain                                                                                 |
| STYLE 13:<br>PIN 1. N.C.<br>2. Source<br>3. Source<br>4. Gate<br>5. Drain<br>6. Drain<br>7. Drain<br>8. Drain                                                                              | STYLE 14:<br>PIN 1. N-Source<br>2. N-Gate<br>3. P-Source<br>4. P-Gate<br>5. P-Drain<br>6. P-Drain<br>7. N-Drain<br>8. N-Drain                                                     | STYLE 15:<br>PIN 1. Anode 1<br>2. Anode 1<br>3. Anode 1<br>4. Anode 1<br>5. Cathode, Common<br>6. Cathode, Common<br>7. Cathode, Common<br>8. Cathode, Common               | STYLE 16:<br>PIN 1. Emitter, Die #1<br>2. Base, Die #1<br>3. Emitter, Die #2<br>4. Base, Die #2<br>5. Collector, Die #2<br>6. Collector, Die #2<br>7. Collector, Die #1<br>8. Collector, Die #1 |
| STYLE 17:<br>PIN 1. VCC<br>2. V2OUT<br>3. V1OUT<br>4. TXE<br>5. RXE<br>6. VEE<br>7. GND<br>8. ACC                                                                                          | STYLE 18:<br>PIN 1. Anode<br>2. Anode<br>3. Source<br>4. Gate<br>5. Drain<br>6. Drain<br>7. Cathode<br>8. Cathode                                                                 | STYLE 19:<br>PIN 1. Source 1<br>2. Gate 1<br>3. Source 2<br>4. Gate 2<br>5. Drain 2<br>6. Mirror 2<br>7. Drain 1<br>8. Mirror 1                                             | STYLE 20:<br>PIN 1. Source (N)<br>2. Gate (N)<br>3. Source (P)<br>4. Gate (P)<br>5. Drain<br>6. Drain<br>7. Drain<br>8. Drain                                                                   |
| STYLE 21:<br>PIN 1. Cathode 1<br>2. Cathode 2<br>3. Cathode 3<br>4. Cathode 4<br>5. Cathode 5<br>6. Common Anode<br>7. Common Anode<br>8. Cathode 6                                        | STYLE 22:<br>PIN 1. I/O Line 1<br>2. Common Cathode/VCC<br>3. Common Cathode/VCC<br>4. I/O Line 3<br>5. Common Anode/GND<br>6. I/O Line 4<br>7. I/O Line 5<br>8. Common Anode/GND | STYLE 23:<br>PIN 1. Line 1 IN<br>2. Common Anode/GND<br>3. Common Anode/GND<br>4. Line 2 IN<br>5. Line 2 OUT<br>6. Common Anode/GND<br>7. Common Anode/GND<br>8. Line 1 OUT | STYLE 24:<br>PIN 1. Base<br>2. Emitter<br>3. Collector/Anode<br>4. Collector/Anode<br>5. Cathode<br>6. Cathode<br>7. Collector/Anode<br>8. Collector/Anode                                      |
| STYLE 25:<br>PIN 1. VIN<br>2. N/C<br>3. REXT<br>4. GND<br>5. IOUT<br>6. IOUT<br>7. IOUT<br>8. IOUT                                                                                         | STYLE 26:<br>PIN 1. GND<br>2. dv/dt<br>3. Enable<br>4. ILIMIT<br>5. Source<br>6. Source<br>7. Source<br>8. VCC                                                                    | STYLE 27:<br>PIN 1. ILIMIT<br>2. OVLO<br>3. UVLO<br>4. INPUT+<br>5. SOURCE<br>6. SOURCE<br>7. SOURCE<br>8. DRAIN                                                            | STYLE 28:<br>PIN 1. SW_TO_GND<br>2. DASIC_OFF<br>3. DASIC_SW_DET<br>4. GND<br>5. V_MON<br>6. VBUCK<br>7. VBUCK<br>8. VIN                                                                        |
| STYLE 29:<br>PIN 1. Base, Die #1<br>2. Emitter, #1<br>3. Base, #2<br>4. Emitter, #2<br>5. Collector, #2<br>6. Collector, #2<br>7. Collector, #1<br>8. Collector, #1                        | STYLE 30:<br>PIN 1. Drain 1<br>2. Drain 1<br>3. Gate 2<br>4. Source 2<br>5. Source 1/Drain 2<br>6. Source 1/Drain 2<br>7. Source 1/Drain 2<br>8. Gate 1                           |                                                                                                                                                                             |                                                                                                                                                                                                 |

|                  |             |                                                                                                                                                                                     |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOIC-8 NB   | PAGE 2 OF 2                                                                                                                                                                         |

ON Semiconductor and  are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



**TSSOP 8**  
**CASE 948R-02**  
**ISSUE A**

**DATE 04/07/2000**

**SCALE 2:1**



**NOTES:**

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

| DIM | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
|     | MIN         | MAX  | MIN       | MAX   |
| A   | 2.90        | 3.10 | 0.114     | 0.122 |
| B   | 2.90        | 3.10 | 0.114     | 0.122 |
| C   | 0.80        | 1.10 | 0.031     | 0.043 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.40        | 0.70 | 0.016     | 0.028 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| K   | 0.25        | 0.40 | 0.010     | 0.016 |
| L   | 4.90 BSC    |      | 0.193 BSC |       |
| M   | 0°          | 6°   | 0°        | 6°    |

|                  |             |                                                                                                                                                                                     |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON00236D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | TSSOP 8     | PAGE 1 OF 1                                                                                                                                                                         |

ON Semiconductor and  are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**onsemi, ONSEMI, and other names, marks, and brands** are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

Email Requests to: [orderlit@onsemi.com](mailto:orderlit@onsemi.com)

**onsemi** Website: [www.onsemi.com](http://www.onsemi.com)

### TECHNICAL SUPPORT

#### North American Technical Support:

Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

#### Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative