### TLC7524C, TLC7524E, TLC7524I 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS

SLAS061D - SEPTEMBER 1986 - REVISED JUNE 2007

- **Easily Interfaced to Microprocessors**
- **On-Chip Data Latches**
- Monotonic Over the Entire A/D Conversion
- **Segmented High-Order Bits Ensure Low-Glitch Output**
- **Interchangeable With Analog Devices** AD7524, PMI PM-7524, and Micro Power Systems MP7524
- **Fast Control Signaling for Digital** Signal-Processor Applications Including Interface With TMS320
- **CMOS Technology**

| KEY PERFORMANCE SPECIFICATIONS            |            |  |  |  |  |  |  |  |  |
|-------------------------------------------|------------|--|--|--|--|--|--|--|--|
| Resolution                                | 8 Bits     |  |  |  |  |  |  |  |  |
| Linearity error                           | 1/2LSB Max |  |  |  |  |  |  |  |  |
| Power dissipation at V <sub>DD</sub> = 5V | 5mW Max    |  |  |  |  |  |  |  |  |
| Setting time                              | 100ns Max  |  |  |  |  |  |  |  |  |
| Propagation delay time                    | 80ns Max   |  |  |  |  |  |  |  |  |

#### description

The TLC7524C, TLC7524E, and TLC7524I are CMOS, 8-bit, digital-to-analog converters (DACs) designed for easy interface to most popular microprocessors.



NC-No internal connection

The devices are 8-bit, multiplying DACs with input latches and load cycles similar to the write cycles of a random access memory. Segmenting the high-order bits minimizes glitches during changes in the most significant bits, which produce the highest glitch impulse. The devices provide accuracy to 1/2LSB without the need for thin-film resistors or laser trimming, while dissipating less than 5mW typically.

Featuring operation from a 5V to 15V single supply, these devices interface easily to most microprocessor buses or output ports. The 2- or 4-quadrant multiplying makes these devices an ideal choice for many microprocessor-controlled gain-setting and signal-control applications.

The TLC7524C is characterized for operation from 0°C to 70°C. The TLC7524I is characterized for operation from -25°C to +85°C. The TLC7524E is characterized for operation from -40°C to +85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners



SLAS061D - SEPTEMBER 1986 - REVISED JUNE 2007

#### functional block diagram



Terminal numbers shown are for the D or N package.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>DD</sub>                   |          | –0.3V to 16.5V             |
|---------------------------------------------------------|----------|----------------------------|
| Digital input voltage range, V <sub>I</sub>             |          | $-0.3V$ to $V_{DD} + 0.3V$ |
| Reference voltage, V <sub>ref</sub>                     |          | ±25V                       |
| Peak digital input current, I <sub>1</sub>              |          | 10μΑ                       |
| Operating free-air temperature range, TA: T             | TLC7524C | 0°C to +70°C               |
| Т                                                       | TLC7524I | –25°C to +85°C             |
| Т                                                       | TLC7524E | 40°C to +85°C              |
| Storage temperature range, T <sub>stq</sub>             |          | –65°C to +150°C            |
| Case temperature for 10 seconds, T <sub>C</sub> : FN pa |          |                            |
| Lead temperature 1,6mm (1/16 inch) from ca              |          |                            |

#### package/ordering information

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# TLC7524C, TLC7524E, TLC7524I 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS

SLAS061D - SEPTEMBER 1986 - REVISED JUNE 2007

### recommended operating conditions

|                                               |                      |    | V <sub>DD</sub> = 5V |     |      | ٧    | <sub>DD</sub> = 15\ | /    | LINUT |
|-----------------------------------------------|----------------------|----|----------------------|-----|------|------|---------------------|------|-------|
|                                               |                      |    | MIN                  | NOM | MAX  | MIN  | NOM                 | MAX  | UNIT  |
| Supply voltage, V <sub>DD</sub>               |                      |    | 4.75                 | 5   | 5.25 | 14.5 | 15                  | 15.5 | V     |
| Reference voltage, V <sub>ref</sub>           |                      |    |                      | ±10 |      |      | ±10                 |      | V     |
| High-level input voltage, VIH                 |                      |    | 2.4                  |     |      | 13.5 |                     |      | V     |
| Low-level input voltage, V <sub>IL</sub>      |                      |    |                      |     | 8.0  |      |                     | 1.5  | V     |
| CS setup time, t <sub>SU(CS)</sub>            |                      | 40 |                      |     | 40   |      |                     | ns   |       |
| CS hold time, th(CS)                          |                      | 0  |                      |     | 0    |      |                     | ns   |       |
| Data bus input setup time, t <sub>SU(D)</sub> |                      |    | 25                   |     |      | 25   |                     |      | ns    |
| Data bus input hold time, th(D)               |                      |    | 10                   |     |      | 10   |                     |      | ns    |
| Pulse duration, WR low, tw(WR)                |                      |    |                      |     |      | 40   |                     |      | ns    |
|                                               | TLC7524C             |    | 0                    |     | +70  | 0    |                     | +70  | _     |
| Operating free-air temperature, TA            | TLC7524I<br>TLC7524E |    | -25                  |     | +85  | -25  |                     | +85  | °C    |
|                                               |                      |    | -40                  |     | +85  | -40  |                     | +85  |       |

# electrical characteristics over recommended operating free-air temperature range, $V_{ref}$ = $\pm 10 V,$ OUT1 and OUT2 at GND (unless otherwise noted)

|                  | DADAMETED                                       |           | TEST COMPLETIONS                                                                   | V   | <sub>DD</sub> = 5 | ٧    | ٧   | OD = 15 | V    |        |
|------------------|-------------------------------------------------|-----------|------------------------------------------------------------------------------------|-----|-------------------|------|-----|---------|------|--------|
|                  | PARAMETER                                       |           | TEST CONDITIONS                                                                    | MIN | TYP               | MAX  | MIN | TYP     | MAX  | UNIT   |
| Ι <sub>ΙΗ</sub>  | High-level input curre                          | nt        | $V_I = V_{DD}$                                                                     |     |                   | 10   |     |         | 10   | μΑ     |
| I <sub>IL</sub>  | Low-level input currer                          | nt        | V <sub>I</sub> = 0                                                                 |     |                   | -10  |     |         | -10  | μΑ     |
|                  | Output leakage                                  | OUT1      | DB0-DB7 at 0V, $\overline{WR}$ , $\overline{CS}$ at 0V, $V_{ref} = \pm 10V$        |     |                   | ±400 |     |         | ±200 |        |
| likg             | current                                         | OUT2      | DB0-DB7 at $V_{DD}$ , $\overline{WR}$ , $\overline{CS}$ at 0V, $V_{ref} = \pm 10V$ |     | ±400              |      |     |         | ±200 | nA     |
|                  | 0                                               | Quiescent | DB0-DB7 at V <sub>IH</sub> min or V <sub>IL</sub> max                              |     |                   | 1    |     |         | 2    | mA     |
| IDD              | Supply current                                  | Standby   | DB0-DB7 at 0V or V <sub>DD</sub>                                                   |     |                   | 500  |     |         | 500  | μΑ     |
| k <sub>SVS</sub> | Supply voltage sensit<br>Δgain/ΔV <sub>DD</sub> | ivity,    | $\Delta V_{DD} = \pm 10\%$                                                         |     | 0.01              | 0.16 |     | 0.005   | 0.04 | %FSR/% |
| Ci               | Input capacitance,<br>DB0-DB7, WR, CS           |           | V <sub>I</sub> = 0                                                                 |     |                   | 5    |     |         | 5    | pF     |
|                  |                                                 | OUT1      | DD0 DD7 -1 0\/ WD 00 -1 0\/                                                        |     |                   | 30   |     |         | 30   |        |
|                  | <b>0</b>                                        | OUT2      | DB0-DB7 at 0V, WR, CS at 0V                                                        |     |                   | 120  |     |         | 120  | _      |
| Co               | Output capacitance                              | OUT1      | DD0 DD7 -111/                                                                      |     |                   | 120  |     |         | 120  | pF     |
|                  |                                                 | OUT2      | DB0-DB7 at V <sub>DD</sub> , WR, CS at 0V                                          |     |                   | 30   |     |         | 30   |        |
|                  | Reference input impe<br>(REF to GND)            | dance     |                                                                                    | 5   |                   | 20   | 5   |         | 20   | kΩ     |

# TLC7524C, TLC7524E, TLC7524I 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS

SLAS061D - SEPTEMBER 1986 - REVISED JUNE 2007

#### operating characteristics over recommended operating free-air temperature range, $V_{ref} = \pm 10V$ , OUT1 and OUT2 at GND (unless otherwise noted)

| DADAMETED                                                                  | TEGT CONDITIONS                                                                                                                                          | ٧   | / <sub>DD</sub> = 5V | 1    | ٧   | LINUT  |      |         |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|------|-----|--------|------|---------|
| PARAMETER                                                                  | TEST CONDITIONS                                                                                                                                          | MIN | TYP                  | MAX  | MIN | TYP    | MAX  | UNIT    |
| Linearity error                                                            |                                                                                                                                                          |     |                      | ±0.5 |     |        | ±0.5 | LSB     |
| Gain error                                                                 | See Note 1                                                                                                                                               |     |                      | ±2.5 |     |        | ±2.5 | LSB     |
| Settling time (to 1/2 LSB)                                                 | See Note 2                                                                                                                                               |     |                      | 100  |     |        | 100  | ns      |
| Propagation delay from digital input to 90% of final analog output current | See Note 2                                                                                                                                               |     |                      | 80   |     |        | 80   | ns      |
| Feedthrough at OUT1 or OUT2                                                | $\frac{\text{Vref}}{\text{WR}} = \pm 10\text{V} \text{ (100kHz sinewave)}$<br>$\frac{\text{Vref}}{\text{WR}} = \pm 10\text{V} \text{ (100kHz sinewave)}$ |     |                      | 0.5  |     |        | 0.5  | %FSR    |
| Temperature coefficient of gain                                            | T <sub>A</sub> = +25°C to MAX                                                                                                                            |     | ±0.004               |      |     | ±0.001 |      | %FSR/°C |

NOTES: 1. Gain error is measured using the <u>internal feedback</u> resistor. Nominal full-scale range (FSR) = V<sub>ref</sub> - 1LSB.
 OUT1 load = 100Ω, C<sub>ext</sub> = 13pF, WR at 0V, CS at 0V, DB0 - DB7 at 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V.

#### operating sequence



#### voltage-mode operation

It is possible to operate the current-multiplying DAC in these devices in a voltage mode. In the voltage mode, a fixed voltage is placed on the current output terminal. The analog output voltage is then available at the reference voltage terminal. Figure 1 is an example of a current-multiplying DAC, which is operated in voltage mode.



Figure 1. Voltage Mode Operation

The relationship between the fixed-input voltage and the analog-output voltage is given by the following equation:

$$V_O = V_I (D/256)$$

where

V<sub>O</sub> = analog output voltage

 $V_I$  = fixed input voltage

D = digital input code converted to decimal

In voltage-mode operation, these devices meet the following specification:

| PARAMETER              | TEST CONDITIONS                                                | MIN MAX | UNIT |
|------------------------|----------------------------------------------------------------|---------|------|
| Linearity error at REF | $V_{DD} = 5V$ , OUT1 = 2.5V, OUT2 at GND, $T_A = +25^{\circ}C$ | 1       | LSB  |

The TLC7524C, TLC7524E, and TLC7524I are 8-bit multiplying DACs consisting of an inverted R-2R ladder, analog switches, and data input latches. Binary-weighted currents are switched between the OUT1 and OUT2 bus lines, thus maintaining a constant current in each ladder leg independent of the switch state. The high-order bits are decoded. These decoded bits, through a modification in the R-2R ladder, control three equally-weighted current sources. Most applications only require the addition of an external operational amplifier and a voltage reference.

The equivalent circuit for all digital inputs low is seen in Figure 2. With all digital inputs low, the entire reference current, I<sub>ref</sub>, is switched to OUT2. The current source I/256 represents the constant current flowing through the termination resistor of the R-2R ladder, while the current source I<sub>Ikg</sub> represents leakage currents to the substrate. The capacitances appearing at OUT1 and OUT2 are dependent upon the digital input code. With all digital inputs high, the off-state switch capacitance (30pF maximum) appears at OUT2 and the on-state switch capacitance (120pF maximum) appears at OUT1. With all digital inputs low, the situation is reversed as shown in Figure 2. Analysis of the circuit for all digital inputs high is similar to Figure 2; however, in this case, I<sub>ref</sub> would be switched to OUT1.

The DAC on these devices interfaces to a microprocessor through the data bus and the  $\overline{\text{CS}}$  and  $\overline{\text{WR}}$  control signals. When  $\overline{\text{CS}}$  and  $\overline{\text{WR}}$  are both low, analog output on these devices responds to the data activity on the DB0–DB7 data bus inputs. In this mode, the input latches are transparent and input data directly affects the analog output. When either the  $\overline{\text{CS}}$  signal or  $\overline{\text{WR}}$  signal goes high, the data on the DB0–DB7 inputs are latched until the  $\overline{\text{CS}}$  and  $\overline{\text{WR}}$  signals go low again. When  $\overline{\text{CS}}$  is high, the data inputs are disabled regardless of the state of the  $\overline{\text{WR}}$  signal.

These devices are capable of performing 2-quadrant or full 4-quadrant multiplication. Circuit configurations for 2-quadrant or 4-quadrant multiplication are shown in Figure 3 and Figure 4. Table 1 and Table 2 summarize input coding for unipolar and bipolar operation respectively.



Figure 2. TLC7524 Equivalent Circuit With All Digital Inputs Low



- NOTES: A.  $R_A$  and  $R_B$  used only if gain adjustment is required.
  - B. C phase compensation (10-15 pF) is required when using high-speed amplifiers to prevent ringing or oscillation.

Figure 3. Unipolar Operation (2-Quadrant Multiplication)



- NOTES: A. RA and RB used only if gain adjustment is required.
  - B. C phase compensation (10-15 pF) is required when using high-speed amplifiers to prevent ringing or oscillation.

Figure 4. Bipolar Operation (4-Quadrant Operation)

Table 1. Unipolar Binary Code

|                            | solal Billary Code                   |
|----------------------------|--------------------------------------|
| DIGITAL INPUT (see Note 3) | ANALOG OUTPUT                        |
| MSB LSB                    |                                      |
| 11111111                   | -V <sub>ref</sub> (255/256)          |
| 1000001                    | -V <sub>ref</sub> (129/256)          |
| 10000000                   | $-V_{ref}$ (128/256) = $-V_{ref}$ /2 |
| 01111111                   | -V <sub>ref</sub> (127/256)          |
| 0000001                    | -V <sub>ref</sub> (1/256)            |
| 0000000                    | 0                                    |

NOTE 3: LSB =  $1/256 (V_{ref})$ 

Table 2. Bipolar (Offset Binary) Code

| DIGITAL<br>(see N |      | ANALOG OUTPUT               |
|-------------------|------|-----------------------------|
| MSB               | LSB  | 1                           |
| 1111              | 1111 | V <sub>ref</sub> (127/128)  |
| 1000              | 0001 | V <sub>ref</sub> (1/128)    |
| 1000              | 0000 | 0                           |
| 0111              | 1111 | -V <sub>ref</sub> (1/128)   |
| 0000              | 0001 | -V <sub>ref</sub> (127/128) |
| 0000              | 0000 | -V <sub>ref</sub>           |

NOTE 4: LSB =  $1/128 \text{ (V}_{ref})$ 



#### microprocessor interfaces



Figure 5. TLC7524: Z-80A Interface



Figure 6. TLC7524: 6800 Interface

## microprocessor interfaces (continued)



Figure 7. TLC7524: 8051 Interface

## **Revision History**

| DATE | REV | PAGE       | SECTION | DESCRIPTION                            |
|------|-----|------------|---------|----------------------------------------|
| 6/07 | D   | Front Page | _       | Deleted Available Options table.       |
| 0/07 |     | 2          | _       | Inserted Package/Ordering information. |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





10-Jun-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLC7524CD        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLC7524C             | Samples |
| TLC7524CDG4      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLC7524C             | Samples |
| TLC7524CDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLC7524C             | Samples |
| TLC7524CDRG4     | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLC7524C             | Samples |
| TLC7524CFN       | ACTIVE | PLCC         | FN                 | 20   | 46             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | 0 to 70      | TLC7524C             | Samples |
| TLC7524CFNR      | ACTIVE | PLCC         | FN                 | 20   | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | 0 to 70      | TLC7524C             | Samples |
| TLC7524CN        | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | TLC7524CN            | Samples |
| TLC7524CNE4      | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | TLC7524CN            | Samples |
| TLC7524CNS       | ACTIVE | so           | NS                 | 16   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLC7524              | Samples |
| TLC7524CNSR      | ACTIVE | SO           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | TLC7524              | Samples |
| TLC7524CPW       | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | P7524                | Samples |
| TLC7524CPWG4     | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | P7524                | Samples |
| TLC7524CPWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | P7524                | Samples |
| TLC7524CPWRG4    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | P7524                | Samples |
| TLC7524ED        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TLC7524E             | Samples |
| TLC7524EDG4      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TLC7524E             | Samples |
| TLC7524EDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TLC7524E             | Samples |





10-Jun-2014

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-----------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)                 |         |
| TLC7524EDRG4     | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TLC7524E              | Samples |
| TLC7524EN        | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 85    | TLC7524EN             | Samples |
| TLC7524ENE4      | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 85    | TLC7524EN             | Samples |
| TLC7524ID        | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | TLC7524I              | Samples |
| TLC7524IDG4      | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | TLC7524I              | Samples |
| TLC7524IDR       | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | TLC7524I              | Samples |
| TLC7524IFN       | ACTIVE | PLCC         | FN      | 20   | 46      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -25 to 85    | TLC7524I              | Samples |
| TLC7524IFNG3     | ACTIVE | PLCC         | FN      | 20   | 46      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -25 to 85    | TLC7524I              | Samples |
| TLC7524IN        | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -25 to 85    | TLC7524IN             | Samples |
| TLC7524INE4      | ACTIVE | PDIP         | N       | 16   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -25 to 85    | TLC7524IN             | Samples |
| TLC7524IPW       | ACTIVE | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | Y7524                 | Samples |
| TLC7524IPWG4     | ACTIVE | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | Y7524                 | Samples |
| TLC7524IPWR      | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -25 to 85    | Y7524                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

10-Jun-2014

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**







| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC7524CDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TLC7524CNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| TLC7524CPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC7524EDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TLC7524IDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TLC7524IPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC7524CDR  | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC7524CNSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| TLC7524CPWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TLC7524EDR  | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC7524IDR  | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC7524IPWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

## D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### FN (S-PQCC-J\*\*)

#### 20 PIN SHOWN

#### PLASTIC J-LEADED CHIP CARRIER



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-018



#### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## **Texas Instruments:**

TLC7524IN TLC7524CN TLC7524CD TLC7524EN TLC7524ID TLC7524ED TLC7524IFN TLC7524CFN
TLC7524CPW TLC7524CDR TLC7524CDRG4 TLC7524CFNR TLC7524CNE4 TLC7524CNS TLC7524CNSR
TLC7524CPWG4 TLC7524CPWR TLC7524CPWRG4 TLC7524EDG4 TLC7524EDR TLC7524EDRG4
TLC7524ENE4 TLC7524IDG4 TLC7524INE4 TLC7524IPW TLC7524IPWG4 TLC7524IPWR TLC7524CDG4
TLC7524IDR TLC7524IFNG3