# MCP2510 # Stand-Alone CAN Controller with SPI<sup>TM</sup> Interface #### **FEATURES** - Implements Full CAN V2.0A and V2.0B at 1 Mb/s - 0 8 byte message length - Standard and extended data frames - Programmable bit rate up to 1 Mb/s - Support for remote frames - Two receive buffers with prioritized message storage - Six full acceptance filters - Two full acceptance filter masks - Three transmit buffers with prioritization and abort features - Loop-back mode for self test operation - · Hardware Features - High Speed SPI Interface (5 MHz at 4.5V I temp) - Supports SPI modes 0,0 and 1,1 - Clock out pin with programmable prescaler - Interrupt output pin with selectable enables - 'Buffer full' output pins configureable as interrupt pins for each receive buffer or as general purpose digital outputs - 'Request to Send' input pins configureable as control pins to request immediate message transmission for each transmit buffer or as general purpose digital inputs - Low Power Sleep mode - Low power CMOS technology - Operates from 3.0V to 5.5V - 5 mA active current typical - 10 μA standby current typical at 5.5V - 18-pin PDIP/SOIC and 20-pin TSSOP packages - Temperature ranges supported: - Industrial (I): -40°C to +85°C - Extended (E): -40°C to +125°C #### DESCRIPTION The Microchip Technology Inc. MCP2510 is a Full Controller Area Network (CAN) protocol controller implementing CAN specification V2.0 A/B. It supports CAN 1.2, CAN 2.0A, CAN 2.0B Passive, and CAN 2.0B Active versions of the protocol, and is capable of transmitting and receiving standard and extended messages. It is also capable of both acceptance filtering and message management. It includes three transmit buffers and two receive buffers that reduce the amount of microcontroller (MCU) management required. The MCU communication is implemented via an industry standard Serial Peripheral Interface (SPI) with data rates up to 5Mb/s. ### PACKAGE TYPES SPI is a registered trademark of Motorola Inc. # MCP2510 # Table of Contents | 1.0 | Device Functionality | . 3 | |-------------|---------------------------------|-----| | 2.0 | Can Message Frames | . 7 | | 3.0 | Message Transmission | 15 | | 4.0 | Message Reception | 21 | | 5.0 | Bit Timing | 35 | | 6.0 | Error Detection | 41 | | 7.0 | Interrupts | 45 | | 8.0 | Oscillator | 49 | | 9.0 | Modes of Operation | 51 | | 10.0 | Register Map | 55 | | 11.0 | SPI Interface | 57 | | 12.0 | Electrical Characteristics. | 61 | | 13.0 | Packaging Information | 65 | | On-Line S | Support | 69 | | Reader R | desponse | 70 | | MCP2510 | 9 Product Identification System | 71 | | Index | | 73 | | List Of Fig | gures | 75 | | List Of Ta | ables | 75 | | List Of Re | egistersegisters | 75 | | Morldwid | e Sales and Service | 76 | #### To Our Valued Customers #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please check our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000. #### Errata An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Corrections to this Data Sheet** We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please: - Fill out and mail in the reader response form in the back of this data sheet. - E-mail us at webmaster@microchip.com. We appreciate your assistance in making this a better document. # 1.0 DEVICE FUNCTIONALITY #### 1.1 Overview The MCP2510 is a stand-alone CAN controller developed to simplify applications that require interfacing with a CAN bus. A simple block diagram of the MCP2510 is shown in Figure 1-1. The device consists of three main blocks: - 1. the CAN protocol engine, - the control logic and SRAM registers that are used to configure the device and its operation, and - 3. the SPI protocol block. A typical system implementation using the device is shown in Figure 1-2. The CAN protocol engine handles all functions for receiving and transmitting messages on the bus. Messages are transmitted by first loading the appropriate message buffer and control registers. Transmission is initiated by using control register bits, via the SPI interface, or by using the transmit enable pins. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against the user defined filters to see if it should be moved into one of the two receive buffers. The MCU interfaces to the device via the SPI interface. Writing to and reading from all registers is done using standard SPI read and write commands. Interrupt pins are provided to allow greater system flexibility. There is one multi-purpose interrupt pin as well as specific interrupt pins for each of the receive registers that can be used to indicate when a valid message has been received and loaded into one of the receive buffers. Use of the specific interrupt pins is optional, and the general purpose interrupt pin as well as status registers (accessed via the SPI interface) can also be used to determine when a valid message has been received. There are also three pins available to initiate immediate transmission of a message that has been loaded into one of the three transmit registers. Use of these pins is optional and initiating message transmission can also be done by utilizing control registers accessed via the SPI interface. Table 1-1 gives a complete list of all of the pins on the MCP2510. FIGURE 1-1: Block Diagram FIGURE 1-2: Typical System Implementation | Name | DIP/<br>SOIC<br>Pin # | TSSOP<br>Pin # | I/O/P<br>Type | Description | | | |-----------------|-----------------------|----------------|---------------|---------------------------------------------------------------------------|--|--| | TXCAN | 1 | 1 | 0 | Transmit output pin to CAN bus | | | | RXCAN | 2 | 2 | I | Receive input pin from CAN bus | | | | CLKOUT | 3 | 3 | 0 | Clock output pin with programmable prescaler | | | | TX0RTS | 4 | 4 | ı | Transmit buffer TXB0 request to send or general purpose digital input100K | | | | TX1RTS | 5 | 5 | ı | Transmit buffer TXB1 request to send or general purpose digital input100K | | | | TX2RTS | 6 | 7 | I | Transmit buffer TXB2 request to send or general purpose digital input100K | | | | OSC2 | 7 | 8 | 0 | Oscillator output | | | | OSC1 | 8 | 9 | ı | Oscillator input | | | | V <sub>SS</sub> | 9 | 10 | Р | Ground reference for logic and I/O pins | | | | RX1BF | 10 | 11 | 0 | Receive buffer RXB1 interrupt pin or general purpose digital output | | | | RX0BF | 11 | 12 | 0 | Receive buffer RXB0 interrupt pin or general purpose digital output | | | | ĪNT | 12 | 13 | 0 | Interrupt output pin | | | | SCK | 13 | 14 | ı | Clock input pin for SPI interface | | | | SI | 14 | 16 | ı | Data input pin for SPI interface | | | | SO | 15 | 17 | 0 | Data output pin for SPI interface | | | | CS | 16 | 18 | I | Chip select input pin for SPI interface | | | | RESET | 17 | 19 | I | Active low device reset input | | | | V <sub>DD</sub> | 18 | 20 | Р | Positive supply for logic and I/O pins | | | | NC | _ | 6,15 | _ | No internal connection | | | Note: Type Identification: I=Input; O=Output; P=Power TABLE 1-1: Pin Descriptions # 1.2 <u>Transmit/Receive Buffers</u> The MCP2510 has three transmit and two receive buffers, two acceptance masks (one for each receive buffer), and a total of six acceptance filters. Figure 1-3 is a block diagram of these buffers and their connection to the protocol engine. FIGURE 1-3: CAN Buffers and Protocol Engine Block Diagram # 1.3 CAN Protocol Engine The CAN protocol engine combines several functional blocks, shown in Figure 1-4. These blocks and their functions are described below. ### 1.4 Protocol Finite State Machine The heart of the engine is the Finite State Machine (FSM). This state machine sequences through messages on a bit by bit basis, changing states as the fields of the various frame types are transmitted or received. The FSM is a sequencer controlling the sequential data stream between the TX/RX Shift Register, the CRC Register, and the bus line. The FSM also controls the Error Management Logic (EML) and the parallel data stream between the TX/RX Shift Registers and the buffers. The FSM insures that the processes of reception, arbitration, transmission, and error signaling are performed according to the CAN protocol. The automatic retransmission of messages on the bus line is also handled by the FSM. # 1.5 Cyclic Redundancy Check The Cyclic Redundancy Check Register generates the Cyclic Redundancy Check (CRC) code which is transmitted after either the Control Field (for messages with 0 data bytes) or the Data Field, and is used to check the CRC field of incoming messages. ### 1.6 Error Management Logic The Error Management Logic is responsible for the fault confinement of the CAN device. Its two counters, the Receive Error Counter (REC) and the Transmit Error Counter (TEC), are incremented and decremented by commands from the Bit Stream Processor. According to the values of the error counters, the CAN controller is set into the states error-active, error-passive or bus-off. # 1.7 <u>Bit Timing Logic</u> The Bit Timing Logic (BTL) monitors the bus line input and handles the bus related bit timing according to the CAN protocol. The BTL synchronizes on a recessive to dominant bus transition at Start of Frame (hard synchronization) and on any further recessive to dominant bus line transition if the CAN controller itself does not transmit a dominant bit (resynchronization). The BTL also provides programmable time segments to compensate for the propagation delay time, phase shifts, and to define the position of the Sample Point within the bit time. The programming of the BTL depends upon the baud rate and external physical delay times. FIGURE 1-4: CAN Protocol Engine Block Diagram # 2.0 CAN MESSAGE FRAMES The MCP2510 supports Standard Data Frames, Extended Data Frames, and Remote Frames (Standard and Extended) as defined in the CAN 2.0B specification. #### 2.1 Standard Data Frame The CAN Standard Data Frame is shown in Figure 2-1. In common with all other frames, the frame begins with a Start Of Frame (SOF) bit, which is of the dominant state, which allows hard synchronization of all nodes. The SOF is followed by the arbitration field, consisting of 12 bits; the 11-bit Identifier and the Remote Transmission Request (RTR) bit. The RTR bit is used to distinguish a data frame (RTR bit dominant) from a remote frame (RTR bit recessive). Following the arbitration field is the control field, consisting of six bits. The first bit of this field is the Identifier Extension (IDE) bit which must be dominant to specify a standard frame. The following bit, Reserved Bit Zero (RB0), is reserved and is defined to be a dominant bit by the can protocol. the remaining four bits of the control field are the Data Length Code (DLC) which specifies the number of bytes of data contained in the message. After the control field is the data field, which contains any data bytes that are being sent, and is of the length defined by the DLC above (0-8 bytes). The Cyclic Redundancy Check (CRC) Field follows the data field and is used to detect transmission errors. The CRC Field consists of a 15-bit CRC sequence, followed by the recessive CRC Delimiter bit. The final field is the two-bit acknowledge field. During the ACK Slot bit, the transmitting node sends out a recessive bit. Any node that has received an error free frame acknowledges the correct reception of the frame by sending back a dominant bit (regardless of whether the node is configured to accept that specific message or not). The recessive acknowledge delimiter completes the acknowledge field and may not be overwritten by a dominant bit. # 2.2 Extended Data Frame In the Extended CAN Data Frame, shown in Figure 2-2, the SOF bit is followed by the arbitration field which consists of 32 bits. The first 11 bits are the most significant bits (Base-ID) of the 29-bit identifier. These 11 bits are followed by the Substitute Remote Request (SRR) bit which is defined to be recessive. The SRR bit is followed by the IDE bit which is recessive to denote an extended CAN frame. It should be noted that if arbitration remains unresolved after transmission of the first 11 bits of the identifier, and one of the nodes involved in the arbitration is sending a standard CAN frame (11-bit identifier), then the standard CAN frame will win arbitration due to the assertion of a dominant IDE bit. Also, the SRR bit in an extended CAN frame must be recessive to allow the assertion of a dominant RTR bit by a node that is sending a standard CAN remote frame. The SRR and IDE bits are followed by the remaining 18 bits of the identifier (Extended ID) and the remote transmission request bit. To enable standard and extended frames to be sent across a shared network, it is necessary to split the 29-bit extended message identifier into 11-bit (most significant) and 18-bit (least significant) sections. This split ensures that the IDE bit can remain at the same bit position in both standard and extended frames. Following the arbitration field is the six-bit control field. the first two bits of this field are reserved and must be dominant. the remaining four bits of the control field are the Data Length Code (DLC) which specifies the number of data bytes contained in the message. The remaining portion of the frame (data field, CRC field, acknowledge field, end of frame and Intermission) is constructed in the same way as for a standard data frame (see Section 2.1). # 2.3 Remote Frame Normally, data transmission is performed on an autonomous basis by the data source node (e.g. a sensor sending out a data frame). It is possible, however, for a destination node to request data from the source. To accomplish this, the destination node sends a remote frame with an identifier that matches the identifier of the required data frame. The appropriate data source node will then send a data frame in response to the remote frame request. There are two differences between a remote frame (shown in Figure 2-3) and a data frame. First, the RTR bit is at the recessive state, and second, there is no data field. In the event of a data frame and a remote frame with the same identifier being transmitted at the same time, the data frame wins arbitration due to the dominant RTR bit following the identifier. In this way, the node that transmitted the remote frame receives the desired data immediately. # 2.4 Error Frame An Error Frame is generated by any node that detects a bus error. An error frame, shown in Figure 2-4, consists of two fields, an error flag field followed by an error delimiter field. There are two types of error flag fields. Which type of error flag field is sent depends upon the error status of the node that detects and generates the error flag field. If an error-active node detects a bus error then the node interrupts transmission of the current message by generating an active error flag. The active error flag is composed of six consecutive dominant bits. This bit sequence actively violates the bit stuffing rule. All other stations recognize the resulting bit stuffing error and in turn generate error frames themselves, called error echo flags. The error flag field, therefore, consists of between six and twelve consecutive dominant bits (generated by one or more nodes). The error delimiter field completes the error frame. After completion of the error frame, bus activity returns to normal and the interrupted node attempts to resend the aborted message. If an error-passive node detects a bus error then the node transmits an error-passive flag followed by the error delimiter field. The error-passive flag consists of six consecutive recessive bits, and the error frame for an error-passive node consists of 14 recessive bits. From this, it follows that unless the bus error is detected by the node that is actually transmitting, the transmission of an error frame by an error-passive node will not affect any other node on the network. If the transmitting node generates an error-passive flag then this will cause other nodes to generate error frames due to the resulting bit stuffing violation. After transmission of an error frame, an error-passive node must wait for six consecutive recessive bits on the bus before attempting to rejoin bus communications. The error delimiter consists of eight recessive bits and allows the bus nodes to restart bus communications cleanly after an error has occurred. # 2.5 Overload Frame An Overload Frame, shown in Figure 2-5, has the same format as an active error frame. An overload frame, however can only be generated during an Interframe space. In this way an overload frame can be differentiated from an error frame (an error frame is sent during the transmission of a message). The overload frame consists of two fields, an overload flag followed by an overload delimiter. The overload flag consists of six dominant bits followed by overload flags generated by other nodes (and, as for an active error flag, giving a maximum of twelve dominant bits). The overload delimiter consists of eight recessive bits. An overload frame can be generated by a node as a result of two conditions. First, the node detects a dominant bit during the interframe space which is an illegal condition. Second, due to internal conditions the node is not yet able to start reception of the next message. A node may generate a maximum of two sequential overload frames to delay the start of the next message. # 2.6 <u>Interframe Space</u> The Interframe Space separates a preceeding frame (of any type) from a subsequent data or remote frame. The interframe space is composed of at least three recessive bits called the Intermission. This is provided to allow nodes time for internal processing before the start of the next message frame. After the intermission, the bus line remains in the recessive state (bus idle) until the next transmission starts. FIGURE 2-1: Standard Data Frame s FIGURE 2-2: Extended Data Frame FIGURE 2-3: Remote Data Frame FIGURE 2-4: Error Frame FIGURE 2-5: Overload Frame # **MCP2510** NOTES: # 3.0 MESSAGE TRANSMISSION ### 3.1 <u>Transmit Buffers</u> The MCP2510 implements three Transmit Buffers. Each of these buffers occupies 14 bytes of SRAM and are mapped into the device memory maps. The first byte, TXBNCTRL, is a control register associated with the message buffer. The information in this register determines the conditions under which the message will be transmitted and indicates the status of the message transmission. (see Register 3-2). Five bytes are used to hold the standard and extended identifiers and other message arbitration information (see Register 3-3 through Register 3-8). The last eight bytes are for the eight possible data bytes of the message to be transmitted (see Register 3-8). For the MCU to have write access to the message buffer, the TXBNCTRL.TXREQ bit must be clear, indicating that the message buffer is clear of any pending message to be transmitted. At a minimum, the TXBNSIDH, TXBNSIDL, and TXBNDLC registers must be loaded. If data bytes are present in the message, the TXBNDm registers must also be loaded. If the message is to use extended identifiers, the TXBNEIDm registers must also be loaded and the TXBNSIDL.EXIDE bit set. Prior to sending the message, the MCU must initialize the CANINTE.TXINE bit to enable or disable the generation of an interrupt when the message is sent. The MCU must also initialize the TXBNCTRL.TXP priority bits (see Section 3.2). # 3.2 <u>Transmit Priority</u> Transmit priority is a prioritization, within the MCP2510, of the pending transmittable messages. This is independent from, and not necessarily related to, any prioritization implicit in the message arbitration scheme built into the CAN protocol. Prior to sending the SOF, the priority of all buffers that are queued for transmission is compared. The transmit buffer with the highest priority will be sent first. For example, if transmit buffer 0 has a higher priority setting than transmit buffer 1, buffer 0 will be sent first. If two buffers have the same priority setting, the buffer with the highest buffer number will be sent first. For example, if transmit buffer 1 has the same priority setting as transmit buffer 0, buffer 1 will be sent first. There are four levels of transmit priority. If TXBNCTRL.TXP<1:0> for a particular message buffer is set to 11, that buffer has the highest possible priority. If TXBnCTRL.TXP<1:0> for a particular message buffer is 00, that buffer has the lowest possible priority. # 3.3 <u>Initiating Transmission</u> To initiate message transmission the TXBNCTRL.TXREQ bit must be set for each buffer to be transmitted. This can be done by writing to the register via the SPI interface or by setting the TXNRTS pin low for the particular transmit buffer(s) that are to be transmitted. If transmission is initiated via the SPI interface, the TXREQ bit can be set at the same time as the TXP priority bits. When TXBNCTRL.TXREQ is set, the TXBNCTRL.ABTF, TXBNCTRL.MLOA and TXBNCTRL.TXERR bits will be cleared. Setting the TXBNCTRL.TXREQ bit does not initiate a message transmission, it merely flags a message buffer as ready for transmission. Transmission will start when the device detects that the bus is available. The device will then begin transmission of the highest priority message that is ready. When the transmission has completed successfully the TXBNCTRL.TXREQ bit will be cleared, the CANINTF.TXNIF bit will be set, and an interrupt will be generated if the CANINTE.TXNIE bit is set. If the message transmission fails, the TXBNC-TRL.TXREQ will remain set indicating that the message is still pending for transmission and one of the following condition flags will be set. If the message started to transmit but encountered an error condition, the TXBNCTRL. TXERR and the CANINTF.MERRF bits will be set and an interrupt will be generated on the INT pin if the CANINTE.MERRE bit is set. If the message lost arbitration the TXBNCTRL.MLOA bit will be set. # 3.4 TXnRTS Pins The TXNRTS Pins are input pins that can be configured as request-to-send inputs, which provides a secondary means of initiating the transmission of a message from any of the transmit buffers, or as standard digital inputs. Configuration and control of these pins is accomplished using the TXRTSCTRL register (see Register 3-2). The TXRTSCTRL register can only be modified when the MCP2510 is in configuration mode (see Section 9.0). If configured to operate as a request to send pin, the pin is mapped into the respective TXBNCTRL.TXREQ bit for the transmit buffer. The TXREQ bit is latched by the falling edge of the $\overline{\text{TXNRTS}}$ pin. The $\overline{\text{TXNRTS}}$ pins are designed to allow them to be tied directly to the RXNBF pins to automatically initiate a message transmission when the RXNBF pin goes low. The TXNRTS pins have internal pullup resistors of 100K ohms (nominal). #### 3.5 **Aborting Transmission** The MCU can request to abort a message in a specific message buffer by clearing the associated TXBnC-TRL.TXREQ bit. Also, all pending messages can be requested to be aborted by setting the CAN-CTRL.ABAT bit. If the CANCTRL.ABAT bit is set to abort all pending messages, the user MUST reset this bit (typically after the user verifies that all TXREQ bits have been cleared) to continue trasmit messages. The CANCTRL.ABTF flag will only be set if the abort was requested via the CANCTRL.ABAT bit. Aborting a message by resetting the TXREQ bit does NOT cause the ATBF bit to be set. Only messages that have not already begun to be transmitted can be aborted. Once a message has begun transmission, it will not be possible for the user to reset the TXBnCTRL.TXREQ bit. After transmission of a message has begun, if an error occurs on the bus or if the message loses arbitration, the message will be retransmitted regardless of a request to abort. FIGURE 3-1: Transmit Message Flowchart | U-0 | R-0 | R-0 | R-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | |----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------|-------------|---------------------------|---------------|----------------------------------------------------------------------------------------------------------------------| | _ | ABTF | MLOA | TXERR | TXREQ | _ | TXP1 | TXP0 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | bit 7: | Unimple | emented: | Reads as | <b>'</b> 0' | | | | | | bit 6: | ABTF: N | lessage A | borted Fla | ıg | | | | | | | | sage was<br>sage com | | smission s | successful | ly | | | | bit 5: | MLOA: N | Message I | ost Arbitr | ation | | | | | | | | | | while bein<br>oitration wl | | sent | | | | bit 4: | TXERR: | Transmis | sion Error | Detected | | | | | | | | | | | • | being tran<br>s being tra | | | | bit 3: | TXREQ: | Message | Transmit | Request | | | | | | | (MC)<br>the ii<br>0 = Buffe | U sets thing message in the second termination in the second termination in the second termination in the second i | s bit to rec<br>is sent)<br>urrently pe | ng transmis<br>luest mess<br>nding trans<br>to request | sage be tra | | - bit is auto | matically cleared when | | bit 2: | Unimple | emented: | Reads as | <b>'</b> 0' | | | | | | bit 1-0: | TXP<1:0 | )>: Transn | nit Buffer F | Priority | | | | | | | 10 = Hig<br>01 = Lov | h Interme<br>v Intermed | | sage Priori<br>age Priorit | | | | | REGISTER 3-1: TXBNCTRL Transmit Buffer N Control Register (ADDRESS: 30h, 40h, 50h) | U-0 | U-0 | R-x | R-x | R-x | R/W-0 | R/W-0 | R/W-0 | | | | | | |--------|-------------------------------------------------------------------------------------------------------------|-----------|-----------|------------|------------------------------|-------------|------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--| | _ | _ | B2RTS | B1RTS | B0RTS | B2RTSM | B1RTSM | B0RTSM | R = Readable bit | | | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | bit 7: | Unimple | mented: F | Reads as | <b>'O'</b> | | | | | | | | | | bit 6: | Unimple | mented: F | Reads as | <b>'O'</b> | | | | | | | | | | bit 5: | B2RTS: | TX2RTS F | Pin State | | | | | | | | | | | | | | | | digital input<br>to send' mo | | | | | | | | | bit 4: | B1RTS: | TX1RTX F | Pin State | | | | | | | | | | | | - Reads state of TX1RTS pin when in digital input mode - Reads as '0' when pin is in 'request to send' mode | | | | | | | | | | | | | bit 3: | BORTS: | TX0RTS F | Pin State | | | | | | | | | | | | | | | | digital input<br>to send' mo | | | | | | | | | bit 2: | B2RTSM | : TX2RTS | Pin Mode | е | | | | | | | | | | | 1 = Pin is<br>0 = Digita | | equest m | essage tra | ansmission | of TXB2 buf | ffer (on falling | g edge) | | | | | | bit 1: | B1RTSM | : TX1RTS | Pin Mode | е | | | | | | | | | | | 1 = Pin is<br>0 = Digita | | equest m | essage tra | ansmission | of TXB1 buf | fer (on falling | g edge) | | | | | | bit 0: | B0RTSM | : TX0RTS | Pin Mode | е | | | | | | | | | | | 1 = Pin is<br>0 = Digita | | equest m | essage tra | ansmission | of TXB0 buf | fer (on falling | g edge) | | | | | REGISTER 3-2: TXRTSCTRL - TXNRTS Pin Control and Status Register (ADDRESS: 0Dh) | R/W-x | |----------|----------|------------|-------------|-------------|-------|-------|-------|---------------------------------------------------------------------------------------------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' | | bit 7-0: | SID<10:3 | s>: Standa | ard Identif | ier Bits <1 | 10:3> | | | - n = Value at POR reset | REGISTER 3-3: TXBNSIDH - Transmit Buffer N Standard Identifier High (ADDRESS: 31h, 41h, 51h) R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x SID2 SID1 SID0 **EXIDE** EID17 EID16 R = Readable bit W = Writable bit bit 7 bit 0 C = Bit can be cleared by MCU but not set U = Unimplemented reads as '0' Value at POR reset bit 7-5: SID<2:0>: Standard Identifier Bits <2:0> bit 4: Unimplemented: Reads as '0' **EXIDE**: Extended Identifier Enable bit 3: 1 = Message will transmit extended identifier 0 = Message will transmit standard identifier bit 2: Unimplemented: Reads as '0' bit 1-0: EID<17:16>: Extended Identifier Bits <17:16> REGISTER 3-4: TXBNSIDL - Transmit Buffer N Standard Identifier Low (ADDRESS: 32h, 42h, 52h) | R/W-x | | | | | |-----------------------------------------------------|-------|-------|-------|-------|----------------------------------------------------------------------------------------------------------------------|-------|-------|------------------|--|--|--|--| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | R = Readable bit | | | | | | bit 7 | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | | | bit 7-0: EID<15:8>: Extended Identifier Bits <15:8> | | | | | | | | | | | | | REGISTER 3-5: TXBNEID8 - Transmit Buffer N Extended Identifier High (ADDRESS: 33h, 43h, 53h) | R/W-x | | | | | |-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | R = Readable bit | | | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | bit 7-0: <b>EID&lt;7:0&gt;</b> : Extended Identifier Bits <7:0> | | | | | | | | | | | | | REGISTER 3-6: TXBNEID0 - Transmit Buffer N Extended Identifier LOW (ADDRESS: 34h, 44h, 54h) | R/W-x | | | | | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|-------|-------|-----------|-------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--| | _ | RTR | | _ | DLC3 | DLC2 | DLC1 | DLC0 | R = Readable bit | | | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | bit 7: | Unimplemented: Reads as '0' | | | | | | | | | | | | | bit 6: | RTR: Remote Transmission Request Bit | | | | | | | | | | | | | | 1 = Trans<br>0 = Trans | smitted Me<br>smitted Me | • | | | nsmit Req | uest | | | | | | | bit 5-4: | Unimplemented: Reads as '0' | | | | | | | | | | | | | bit 3-0: | DLC<3:0>: Data Length Code | | | | | | | | | | | | | | Sets the number of data bytes to be transmitted (0 to 8 bytes) NOTE: It is possible to set the DLC to a value greater than 8, however only 8 bytes are transmitted | | | | | | | | | | | | REGISTER 3-7: TXBNDLC - Transmit Buffer N Data Length Code (ADDRESS: 35h, 45h, 55h) | R/W-x | | |-------------------|----------|---------|-------------|--------------|------------|---------|---------|-----|----------------------------------------------------------------------------------------------------| | TXBnDm7 | TXBnDm6 | TXBnDm5 | TXBnDm4 | TXBnDm3 | TXBnDm2 | TXBnDm1 | TXBnDm0 | | Readable bit | | bit 7 | | | | | | | bit 0 | C = | Writable bit Bit can be cleared by MCU but not set Unimplemented - reads as '0' Value at POR reset | | bit 7-0: <b>T</b> | ХВиDм7:Т | ХВиОм0: | Γransmit Βι | uffer ν Data | Field Byte | m | | | 10301 | REGISTER 3-8: TXBNDM - Transmit Buffer N Data Field Byte m (ADDRESS: 36h-3Dh, 46h-4Dh, 56h-5Dh) # 4.0 MESSAGE RECEPTION # 4.1 Receive Message Buffering The MCP2510 includes two full receive buffers with multiple acceptance filters for each. There is also a separate Message Assembly Buffer (MAB) which acts as a third receive buffer (see Figure 4-1). #### 4.2 Receive Buffers Of the three Receive Buffers, the MAB is always committed to receiving the next message from the bus. The remaining two receive buffers are called RXB0 and RXB1 and can receive a complete message from the protocol engine. The MCU can access one buffer while the other buffer is available for message reception or holding a previously received message. The MAB assembles all messages received. These messages will be transferred to the RXBN buffers (See Register 4-4 to Register 4-9) only if the acceptance filter criteria are met. Note: The entire contents of the MAB is moved into the receive buffer once a message is accepted. This means that regardless of the type of identifier (standard or extended) and the number of data bytes received, the entire receive buffer is overwritten with the MAB contents. Therefore the contents of all registers in the buffer must be assumed to have been modified when any message is received. When a message is moved into either of the receive buffers the appropriate CANINTF.RXNIF bit is set. This bit must be cleared by the MCU, when it has completed processing the message in the buffer, in order to allow a new message to be received into the buffer. This bit provides a positive lockout to ensure that the MCU has finished with the message before the MCP2510 attempts to load a new message into the receive buffer. If the CANINTE.RXNIE bit is set an interrupt will be generated on the $\overline{\text{INT}}$ pin to indicate that a valid message has been received. #### 4.3 Receive Priority RXB0 is the higher priority buffer and has two message acceptance filters associated with it. RXB1 is the lower priority buffer and has four acceptance filters associated with it. The lower number of acceptance filters makes the match on RXB0 more restrictive and implies a higher priority for that buffer. Additionally, the RXB0CTRL register can be configured such that if RXB0 contains a valid message, and another valid message is received, an overflow error will not occur and the new message will be moved into RXB1 regardless of the acceptance criteria of RXB1. There are also two programmable acceptance filter masks available, one for each receive buffer (see Section 4.5). When a message is received, bits <3:0> of the RXBNCTRL Register will indicate the acceptance filter number that enabled reception, and whether the received message is a remote transfer request. The RXBNCTRL.RXM bits set special receive modes. Normally, these bits are set to 00 to enable reception of all valid messages as determined by the appropriate acceptance filters. In this case, the determination of whether or not to receive standard or extended messages is determined by the RFXNSIDL.EXIDE bit in the acceptance filter register. If the RXBNCTRL.RXM bits are set to 01 or 10, the receiver will accept only messages with standard or extended identifiers respectively. If an acceptance filter has the RFXNSIDL.EXIDE bit set such that it does not correspond with the RXBNCTRL.RXM mode, that acceptance filter is rendered useless. These two modes of RXBnCTRL.RXM bits can be used in systems where it is known that only standard or extended messages will be on the bus. If the RXBnCTRL.RXM bits are set to 11, the buffer will receive all messages regardless of the values of the acceptance filters. Also, if a message has an error before the end of frame, that portion of the message assembled in the MAB before the error frame will be loaded into the buffer. This mode has some value in debugging a CAN system and would not be used in an actual system environment. #### 4.4 RX0BF and RX1BF Pins In addition to the INT pin which provides an interrupt signal to the MCU for many different conditions, the receive buffer full pins (RX0BF and RX1BF) can be used to indicate that a valid message has been loaded into RXB0 or RXB1, respectively. The RXBNBF full pins can be configured to act as buffer full interrupt pins or as standard digital outputs. Configuration and status of these pins is available via the BFPCTRL register (Register 4-3). When set to operate in interrupt mode (by setting BFPCTRL.BxBFE and BFPCTRL.BxBFM bits to a 1), these pins are active low and are mapped to the CANINTF.RXNIF bit for each receive buffer. When this bit goes high for one of the receive buffers, indicating that a valid message has been loaded into the buffer, the corresponding RXNBF pin will go low. When the CANINTF.RXNIF bit is cleared by the MCU, then the corresponding interrupt pin will go to the logic high state until the next message is loaded into the receive buffer. When used as digital outputs the BFPCTRL.BxBFM and BFPCTRL.BxBFE bits must be set to a '1' for the associated buffer. In this mode the state of the pin is controlled by the BFPCTRL.BxBFS bits. Writting a '1' to the BxBFS bit will cause a high level to be driven on the assicated buffer full pin, and a '0' will cause the pin to drive low. When using the pins in this mode the state of the pin should be modified only by using the Bit Modify SPI command to prevent glitches from occuring on either of the buffer full pins. FIGURE 4-1: Receive Buffer Block Diagram FIGURE 4-2: Message Reception Flowchart | U-0 | R/W-0 | R/W-0 | U-0 | R-0 | R/W-0 | R-0 | R-0 | | | | | | | | |----------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------|------------|--------------|--------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | _ | RXM1 | RXM0 | _ | RXRTR | BUKT | BUKT1 | FILHIT0 | R = Readable bit | | | | | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | | bit 7: | Unimple | emented: | Reads as | '0' | | | | | | | | | | | | bit 6-5: | RXM<1: | <b>0&gt;</b> : Recei | ve Buffer ( | Operating | Mode | | | | | | | | | | | | 10 = Red<br>01 = Red | 11 = Turn mask/filters off; receive any message 10 = Receive only valid messages with extended identifiers that meet filter criteria 21 = Receive only valid messages with standard identifiers that meet filter criteria 20 = Receive all valid messages using either standard or extended identifiers that meet filter criteria | | | | | | | | | | | | | | bit 4: | Unimple | Jnimplemented: Reads as '0' | | | | | | | | | | | | | | bit 3: | RXRTR: | Received | Remote 7 | Γransfer R | equest | | | | | | | | | | | | | | | st Receive<br>quest Rece | | | | | | | | | | | | bit 2: | BUKT: F | Rollover Er | nable | | | | | | | | | | | | | | | 0 messag<br>over disab | | ver and be | written to | RXB1 if F | RXB0 is full | | | | | | | | | bit 1: | BUKT1: | Read Onl | y Copy of | BUKT Bit | (used inte | rnally by th | ne MCP251 | 0). | | | | | | | | bit 0: | FILHIT< | <b>0&gt;</b> : Filter l | Hit - indica | ites which | acceptano | e filter ena | abled recep | tion of message | | | | | | | | | 1 = Acceptance Filter 1 (RXF1)<br>0 = Acceptance Filter 0 (RXF0) | | | | | | | | | | | | | | | | Note: If a rollover from RXB0 to RXB1 occurs, the FILHIT bit will reflect the filter that accepted the message that rolled over | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REGISTER 4-1: RXB0CTRL - Receive Buffer 0 Control Register (ADDRESS: 60h) | U-0 | R/W-0 | R/W-0 | U-0 | R-0 | R-0 | R-0 | R-0 | | |----------|-------------------------------------------|--------------------------------------------------|--------------------------|-----------------------------------|--------------------------|--------------|-------------|----------------------------------------------------------------------------------------------------------------------| | _ | RXM1 | RXM0 | _ | RXRTR | FILHIT2 | FILHIT1 | FILHIT0 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | bit 7: | Unimple | emented: | Reads as | '0' | | | | | | bit 6-5: | RXM<1: | <b>0&gt;</b> : Recei | ve Buffer ( | Operating | Mode | | | | | | 10 = Red<br>01 = Red | ceive only<br>ceive only | valid mes | sages with | n extended<br>n standard | identifiers | that meet f | filter criteria<br>ilter criteria<br>entifiers that meet filter criteria | | bit 4: | Unimple | emented: | Reads as | '0' | | | | | | bit 3: | RXRTR: | Received | Remote 1 | ransfer R | equest | | | | | | | | fer Reques<br>ansfer Red | | | | | | | bit 2-0: | FILHIT< | <b>2:0&gt;</b> : Filte | r Hit - indi | cates whic | ch accepta | nce filter e | nabled rece | eption of message | | | 100 = Ac $011 = Ac$ $010 = Ac$ $001 = Ac$ | cceptance<br>cceptance<br>cceptance<br>cceptance | | XF4)<br>XF3)<br>XF2)<br>XF1) (Onl | | | RXB0CTRL) | | | | | | | | | | | | REGISTER 4-2: RXB1CTRL - Receive Buffer 1 Control Register (ADDRESS: 70h) | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | |--------|---------|--------------------------|-------------|-------------|--------------|----------------------------|--------|----------------------------------------------------------------------------------------------------------------------| | _ | _ | B1BFS | B0BFS | B1BFE | B0BFE | B1BFM | B0BFM | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | bit 7: | Unimple | emented: | Reads as | <b>'</b> 0' | | | | | | bit 6: | Unimple | emented: | Reads as | <b>'</b> 0' | | | | | | bit 5: | B1BFS: | RX1BF P | in State (d | igital outp | ut mode oi | nly) | | | | | Reads a | s 0 when | RX1BF is | configured | d as interru | ıpt pin | | | | bit 4: | B0BFS: | RX0BF P | in State (d | igital outp | ut mode oi | nly) | | | | | Reads a | s 0 when | RX0BF is | configured | d as interru | ıpt pin | | | | bit 3: | B1BFE: | RX1BF P | in Function | n Enable | | | | | | | | | | | | nined by Br<br>lance state | | | | bit 2: | B0BFE: | RX0BF P | in Function | n Enable | | | | | | | | | | | | nined by Bo | | | | bit 1: | B1BFM: | RX1BF P | in Operati | on Mode | | | | | | | | s used as<br>al output r | | vhen valid | message | loaded into | o RXB1 | | | bit 0: | B0BFM: | RX0BF P | in Operati | on Mode | | | | | | | | s used as<br>al output r | | vhen valid | message | loaded into | o RXB0 | | REGISTER 4-3: BFPCTRL - RXNBF Pin Control and Status Register (ADDRESS: 0Ch) | R-x | | | |--------------------------------------------------------------------------------------------------------|---------|-----------------------|-------------|-------------|------|------|-------|----------------------------------------------------------------------------------------------------------------------|--|--| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | R = Readable bit | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | bit 7-0: | SID<10: | <b>3&gt;</b> : Standa | ard Identif | ier Bits <1 | 0:3> | | | | | | | These bits contain the eight most significant bits of the Standard Identifier for the received message | | | | | | | | | | | REGISTER 4-4: RXBNSIDH - Receive Buffer N Standard Identifier High (ADDRESS: 61h, 71h) Value at POR reset | R-x | R-x | R-x | R-x | R-x | U-0 | R-x | R-x | | |-------|------|------|-----|-----|-----|-------|-------|---------------------------------------------------------------------------------------------| | SID2 | SID1 | SID0 | SRR | IDE | _ | EID17 | EID16 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' | bit 7-5: SID<2:0>: Standard Identifier Bits <2:0> These bits contain the three least significant bits of the Standard Identifier for the received message bit 4: SRR: Standard Frame Remote Transmit Request Bit (valid only if IDE bit = '0') 1 = Standard Frame Remote Transmit Request Received 0 = Standard Data Frame Recieved bit 3: **IDE:** Extended Identifier Flag This bit indicates whether the received message was a Standard or an Extended Frame 1 = Received message was an Extended Frame 0 = Received message was a Standard Frame bit 2: Unimplemented: Reads as '0' bit 1-0: EID<17:16>: Extended Identifier Bits <17:16> These bits contain the two most significant bits of the Extended Identifier for the received message REGISTER 4-5: RXBNSIDL - Receive Buffer N Standard Identifier Low (ADDRESS: 62h, 72h) | R-x | | | |----------|---------------------------------------------------------------------------------------|------------|-------------|-------------|-------|------|-------|----------------------------------------------------------------------------------------------------------------------|--|--| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | R = Readable bit | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | bit 7-0: | EID<15: | 8>: Extend | ded Identif | ier Bits <1 | 5:8> | | | | | | | | These bits hold bits 15 through 8 of the Extended Identifier for the received message | | | | | | | | | | REGISTER 4-6: RXBNEID8 - Receive Buffer N Extended Identifier Mid (ADDRESS: 63h, 73h) | R-x | |----------|------|------|-----------------------------|------|------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | bit 7-0: | | | ed Identifie<br>e least sig | | | he Extend | ed Identifie | er for the received message | REGISTER 4-7: RXBNEIDO - Receive Buffer N Extended Identifier Low (ADDRESS: 64h, 74h) | U-0 | R-x | | | | | | |----------|----------------------------------------------------------------------------------------|-----------------------------|-------------|------------|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | _ | RTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | R = Readable bit | | | | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | bit 7: | Unimple | Unimplemented: Reads as '0' | | | | | | | | | | | | | bit 6: | RTR: Extended Frame Remote Transmission Request Bit (valid only when RXBnSIDL.IDE = 1) | | | | | | | | | | | | | | | 1 = Extended Frame Remote Transmit Request Received 0 = Extended Data Frame Received | | | | | | | | | | | | | | bit 5: | RB1: Re | served Bi | 1 | | | | | | | | | | | | bit 4: | RB0: Reserved Bit 0 | | | | | | | | | | | | | | bit 3-0: | DLC<3:0>: Data Length Code | | | | | | | | | | | | | | | Indicates | s number o | of data byt | es that we | ere receive | d | | | | | | | | REGISTER 4-8: RXBNDLC - Receive Buffer N Data Length Code (ADDRESS: 65h, 75h) | R-x | |---------------------|-------------|-------------|-------------|---------------------|-------------|----------|--------|----------------------------------------------------------------------------------------------------------------------| | RB <sub>N</sub> Dm7 | RBnDm6 | RBnDm5 | RBnDm4 | RB <sub>N</sub> Dm3 | RBnDm2 | RBnDm1 | RBnDm0 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | bit 7-0: | RBnDm7: | RBnDm0: | Receive E | Buffer N Da | ata Field B | syte m | | | | | Eight byte: | s containir | ng the data | bytes for | the receiv | ed messa | ge | | | | | | | | | | | | REGISTER 4-9: RXBNDM - Receive Buffer N Data Field Byte m (ADDRESS: 66h-6Dh, 76h-7Dh) # 4.5 <u>Message Acceptance Filters and</u> Masks The Message Acceptance Filters And Masks are used to determine if a message in the message assembly buffer should be loaded into either of the receive buffers (see Figure 4-3). Once a valid message has been received into the MAB, the identifier fields of the message are compared to the filter values. If there is a match, that message will be loaded into the appropriate receive buffer. The filter masks (see Register 4-10 through Register 4-17) are used to determine which bits in the identifier are examined with the filters. A truth table is shown below in Table 4-10 that indicates how each bit in the identifier is compared to the masks and filters to determine if a the message should be loaded into a receive buffer. The mask essentially determines which bits to apply the acceptance filters to. If any mask bit is set to a zero, then that bit will automatically be accepted regardless of the filter bit. | Mask Bit<br>n | Filter Bit<br>n | Message<br>Identifier bit<br>n001 | Accept or reject bit n | |---------------|-----------------|-----------------------------------|------------------------| | 0 | Х | Х | Accept | | 1 | 0 | 0 | Accept | | 1 | 0 | 1 | Reject | | 1 | 1 | 0 | Reject | | 1 | 1 | 1 | Accept | **Note:** X = don't care TABLE 4-10: Filter/Mask Truth Table As shown in the Receive Buffers Block Diagram (Figure 4-1), acceptance filters RXF0 and RXF1, and filter mask RXM0 are associated with RXB0. Filters RXF2, RXF3, RXF4, and RXF5 and mask RXM1 are associated with RXB1. When a filter matches and a message is loaded into the receive buffer, the filter number that enabled the message reception is loaded into the RXBNCTRL register FILHIT bit(s). For RXB1 the RXB1CTRL register contains the FILHIT<2:0> bits. They are coded as follows: - 101 = Acceptance Filter 5 (RXF5) - 100 = Acceptance Filter 4 (RXF4) - 011 = Acceptance Filter 3 (RXF3) - 010 = Acceptance Filter 2 (RXF2) - 001 = Acceptance Filter 1 (RXF1) - 000 = Acceptance Filter 0 (RXF0) Note: 000 and 001 can only occur if the BUKT bit (see Table 4-1) is set in the RXB0CTRL register allowing RXB0 messages to roll over into RXB1. RXB0CTRL contains two copies of the BUKT bit and the FILHIT<0> bit. The coding of the BUKT bit enables these three bits to be used similarly to the RXB1CTRL.FILHIT bits and to distinguish a hit on filter RXF0 and RXF1 in either RXB0 or after a roll over into RXB1. - 111 = Acceptance Filter 1 (RXF1) - 110 = Acceptance Filter 0 (RXF0) - 001 = Acceptance Filter 1 (RXF1) - 000 = Acceptance Filter 0 If the BUKT bit is clear, there are six codes corresponding to the six filters. If the BUKT bit is set, there are six codes corresponding to the six filters plus two additional codes corresponding to RXF0 and RXF1 filters that roll over into RXB1. If more than one acceptance filter matches, the FILHIT bits will encode the binary value of the lowest numbered filter that matched. In other words, if filter RXF2 and filter RXF4 match, FILHIT will be loaded with the value for RXF2. This essentially prioritizes the acceptance filters with a lower number filter having higher priority. Messages are compared to filters in ascending order of filter number. The mask and filter registers can only be modified when the MCP2510 is in configuration mode (see Section 9.0). FIGURE 4-3: Message Acceptance Mask and Filter Operation | R/W-x | |----------|----------|-----------------------|---------------|--------------|--------------|-----------|------------|----------------------------------------------------------------------------------------------------------------------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | bit 7-0: | SID<10: | <b>3&gt;</b> : Standa | ard Identif | ier Filter B | its <10:3> | | | | | | These bi | | e filter bits | to be app | lied to bits | <10:3> of | the Standa | ard Identifier portion of a received | REGISTER 4-10: RXFNSIDH - Acceptance Filter N Standard Identifier High (Address: 00h, 04h, 08h, 10h, 14h, 18h) | R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x | | |----------|---------|-----------|-------------|--------------|----------|-------|-------|----------------------------------------------------------------------------------------------------------------------| | SID2 | SID1 | SID0 | _ | EXIDE | _ | EID17 | EID16 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | hit 7-5: | SID~3.0 | · Standar | d Identifie | r Filtor Rit | tc ~2.0> | | | | bit 7-5: **SID<2:0>**: Standard Identifier Filter Bits <2:0> These bits hold the filter bits to be applied to bits <2:0> of the Standard Identifier portion of a received message bit 4: Unimplemented: Reads as '0' bit 3: **EXIDE**: Extended Identifier Enable > 1 = Filter is applied only to Extended Frames 0 = Filter is applied only to Standard Frames Unimplemented: Reads as '0' bit 2: bit 1-0: EID<17:16>: Exended Identifier Filter Bits <17:16> These bits hold the filter bits to be applied to bits <17:16> of the Extended Identifier portion of a received message REGISTER 4-11: RXFNSIDL - Acceptance Filter N Standard Identifier Low (Address: 01h, 05h, 09h, 11h, 15h, 19h) | R/W-x | | | |----------|-----------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|---------------|-------------|-------|-------|----------------------------------------------------------------------------------------------------------------------|--|--| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | R = Readable bit | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | bit 7-0: | EID<15: | <b>8&gt;</b> : Extend | ded Identif | fier Filter E | 3its <15:8> | | | | | | | | These bits hold the filter bits to be applied to bits <15:8> of the Extended Identifier portion of a received message | | | | | | | | | | REGISTER 4-12: RXFNEID8 - Acceptance Filter N Extended Identifier High (Address: 02h, 06h, 0Ah, 12h, 16h, 1Ah) | R/W-x | | | | |----------|--------------------------------------------------------------------------------------------------------------------------|------------|--------------|---------------|----------|-------|-------|----------------------------------------------------------------------------------------------------------------------|--|--|--| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | R = Readable bit | | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | bit 7-0: | EID<7:0 | >: Extende | ed Identifie | er Filter Bit | ts <7:0> | | | | | | | | | These bits hold the filter bits to be applied to the bits <7:0> of the Extended Identifier portion of a received message | | | | | | | | | | | REGISTER 4-13: RXFNEID0 - Acceptance Filter N Extended Identifier Low (Address: 03h, 07h, 0Bh, 13h, 17h, 1Bh) | R/W-x | |-------|-------|-------|-------|-------|-------|-------|-------|------------------------------------------------------------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | R = Readable bit | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set | | | | | | | | | | U = Unimplemented - | bit 7-0: SID<10:3>: Standard Identifier Mask Bits <10:3> These bits hold the mask bits to be applied to bits <10:3> of the Standard Identifier portion of a received message reads as '0' - n = Value at POR reset REGISTER 4-14: RXMNSIDH - Acceptance Filter Mask N Standard Identifier High (Address: 20h, 24h) | R/W-x | R/W-x | R/W-x | U-0 | U-0 | U-0 | R/W-x | R/W-x | | | |----------|-----------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|-----|-------|-------|------------------|--| | SID2 | SID1 | SID0 | | | _ | EID17 | EID16 | R = Readable bit | | | bit 7 | bit 0 W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | | | | bit 7-5: | SID<2:0>: Standard Identifier Mask Bits <2:0> | | | | | | | | | | | These bits hold the mask bits to be applied to bits<2:0> of the Standard Identifier portion of a received message | | | | | | | | | | bit 4-2: | Unimplemented: Reads as '0' | | | | | | | | | | bit 1-0: | EID<17:16>: Extended Identifier Mask Bits <17:16> | | | | | | | | | | | These bits hold the mask bits to be applied to bits <17:16> of the Extended Identifier portion of a received message | | | | | | | | | REGISTER 4-15: RXMNSIDL - Acceptance Filter Mask N Standard Identifier Low (Address: 21h, 25h) | R/W-x | | | | | |----------|--------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | R = Readable bit | | | | | | bit 7 | | | | | | | bit 0 W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | bit 7-0: | -0: EID<15:8>: Extended Identifier Mask Bits <15:8> | | | | | | | | | | | | | | These bits hold the mask bits to be applied to bits <15:8> of the Extended Identifier portion of a receive message | | | | | | | | | | | | REGISTER 4-16: RXMNEID8 - Acceptance Filter Mask N Extended Identifier High (Address: 22h, 26h) | R/W-x | | |----------|--------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|----------------------------------------------------------------------------------------------------------------------|--| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | R = Readable bit | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | bit 7-0: | EID<7:0>: Extended Identifier Mask Bits <7:0> | | | | | | | | | | | These bits hold the mask bits to be applied to bits <7:0> of the Extended Identifier portion of a received message | | | | | | | | | REGISTER 4-17: RXMNEID0 - Acceptance Filter Mask N Extended Identifier Low (Address: 23h, 27h) # **MCP2510** NOTES: # 5.0 BIT TIMING All nodes on a given CAN bus must have the same nominal bit rate. The CAN protocol uses Non Return to Zero (NRZ) coding which does not encode a clock within the data stream. Therefore, the receive clock must be recovered by the receiving nodes and synchronized to the transmitters clock. As oscillators and transmission time may vary from node to node, the receiver must have some type of Phase Lock Loop (PLL) synchronized to data transmission edges to synchronize and maintain the receiver clock. Since the data is NRZ coded, it is necessary to include bit stuffing to ensure that an edge occurs at least every six bit times, to maintain the Digital Phase Lock Loop (DPLL) synchronization. The bit timing of the MCP2510 is implemented using a DPLL that is configured to synchronize to the incoming data, and provide the nominal timing for the transmitted data. The DPLL breaks each bit time into multiple segments made up of minimal periods of time called the time quanta $(T_O)$ . Bus timing functions executed within the bit time frame, such as synchronization to the local oscillator, network transmission delay compensation, and sample point positioning, are defined by the programmable bit timing logic of the DPLL. All devices on the CAN bus must use the same bit rate. However, all devices are not required to have the same master oscillator clock frequency. For the different clock frequencies of the individual devices, the bit rate has to be adjusted by appropriately setting the baud rate prescaler and number of time quanta in each segment. The nominal bit rate is the number of bits transmitted per second assuming an ideal transmitter with an ideal oscillator, in the absence of resynchronization. The nominal bit rate is defined to be a maximum of 1Mb/s. Nominal Bit Time is defined as: The nominal bit time can be thought of as being divided into separate non-overlapping time segments. These segments are shown in Figure 5-1. - Synchronization Segment (Sync\_Seg) - Propagation Time Segment (Prop\_Seg) - Phase Buffer Segment 1 (Phase\_Seg1) - Phase Buffer Segment 2 [Phase\_Seg2) Nominal Bit Time = $T_Q$ \* (Sync\_Seg + Prop\_Seg + Phase\_Seg1 + Phase\_Seg2) The time segments and also the nominal bit time are made up of integer units of time called time quanta or Tq (see Figure 5-1). By definition, the nominal bit time is programmable from a minimum of 8 Tq to a maximum of 25 Tq. Also, by definition the minimum nominal bit time is 1 $\mu$ s, corresponding to a maximum 1 Mb/s rate. FIGURE 5-1: Bit Time Partitioning #### 5.1 Time Quanta The Time Quanta is a fixed unit of time derived from the oscillator period. There is a programmable baud-rate prescaler, with integral values ranging from 1 to 64, in addition to a fixed divide by two for clock generation. Time quanta is defined as: $T_Q = 2 * (Baud Rate +1) * T_{OSC}$ where Baud Rate is the binary value represented by CNF1.BRP<5:0> For some examples: If Fosc = 16 MHz, BRP<5:0> = 00h, and Nominal Bit Time = $8 T_{O}$ ; then $T_Q = 125$ nsec and Nominal Bit Rate = 1 Mb/s If $F_{OSC}$ = 20 MHz, BRP<5:0> = 01h, and Nominal Bit Time = 8 $T_{Q}$ ; then $T_Q$ = 200nsec and Nominal Bit Rate = 625 Kb/s If Fosc = 25 MHz, BRP<5:0> = 3Fh, and Nominal Bit Time = 25 $T_Q$ ; then $T_Q = 5.12$ usec and Nominal Bit Rate = 7.8 Kb/s The frequencies of the oscillators in the different nodes must be coordinated in order to provide a system-wide specified nominal bit time. This means that all oscillators must have a $T_{OSC}$ that is a integral divisor of $T_Q$ . It should also be noted that although the number of $T_Q$ is programmable from 4 to 25, the usable minimum is 6 $T_Q$ . Attempting to a bit time of less than 6 $T_Q$ in length is not guaranteed to operate correctly #### 5.2 <u>Synchronization Segment</u> This part of the bit time is used to synchronize the various CAN nodes on the bus. The edge of the input signal is expected to occur during the sync segment. The duration is 1 $T_Q$ . ### 5.3 <u>Propagation Segment</u> This part of the bit time is used to compensate for physical delay times within the network. These delay times consist of the signal propagation time on the bus line and the internal delay time of the nodes. The delay is calculated as being the round trip time from transmitter to receiver (twice the signal's propagation time on the bus line), the input comparator delay, and the output driver delay. The length of the Propagation Segment can be programmed from 1 $\rm T_Q$ to 8 $\rm T_Q$ by setting the PRSEG2:PRSEG0 bits of the CNF2 register (Table 6-2). The total delay is calculated from the following individual delays: - 2 \* physical bus end to end delay; T<sub>BUS</sub> - 2 \* input comparator delay; T<sub>COMP</sub> (depends on application circuit) - 2 \* output driver delay; T<sub>DRIVE</sub> (depends on application circuit) - 1 \* input to output of CAN controller; T<sub>CAN</sub> (maximum defined as 1 T<sub>Q</sub> + delay ns) - T<sub>PROPOGATION</sub> = 2 \* (T<sub>BUS</sub> + T<sub>COMP</sub> + T<sub>DRIVE</sub>) + T<sub>CAN</sub> - Prop\_Seg = T<sub>PROPOGATION</sub> / T<sub>Q</sub> # 5.4 Phase Buffer Segments The Phase Buffer Segments are used to optimally locate the sampling point of the received bit within the nominal bit time. The sampling point occurs between phase segment 1 and phase segment 2. These segments can be lengthened or shortened by the resynchronization process (see Section 5.7.2). Thus, the variation of the values of the phase buffer segments represent the DPLL functionality. The end of phase segment 1 determines the sampling point within a bit time. phase segment 1 is programmable from 1 TQ to 8 TQ in duration. Phase segment 2 provides delay before the next transmitted data transition and is also programmable from 1 T<sub>O</sub> to 8 T<sub>O</sub> in duration (however due to IPT requirements the actual minimum length of phase segment 2 is 2 T<sub>O</sub> - see Section 5.6 below), or it may be defined to be equal to the greater of phase segment 1 or the Information Processing Time (IPT). (see Section 5.6). # 5.5 Sample Point The Sample Point is the point of time at which the bus level is read and value of the received bit is determined. The Sampling point occurs at the end of phase segment 1. If the bit timing is slow and contains many $T_{\rm Q}$ , it is possible to specify multiple sampling of the bus line at the sample point. The value of the received bit is determined to be the value of the majority decision of three values. The three samples are taken at the sample point, and twice before with a time of $T_{\rm Q}/2$ between each sample. ### 5.6 <u>Information Processing Time</u> The Information Processing Time (IPT) is the time segment, starting at the sample point, that is reserved for calculation of the subsequent bit level. The CAN specification defines this time to be less than or equal to 2 $T_{\rm Q}$ . The MCP2510 defines this time to be 2 $T_{\rm Q}$ . Thus, phase segment 2 must be at least 2 $T_{\rm Q}$ long. # 5.7 Synchronization To compensate for phase shifts between the oscillator frequencies of each of the nodes on the bus, each CAN controller must be able to synchronize to the relevant signal edge of the incoming signal. Synchronization is the process by which the DPLL function is implemented. When an edge in the transmitted data is detected, the logic will compare the location of the edge to the expected time (Sync Seg). The circuit will then adjust the values of phase segment 1 and phase segment 2 as necessary. There are two mechanisms used for synchronization. ### 5.7.1 HARD SYNCHRONIZATION Hard Synchronization is only done when there is a recessive to dominant edge during a BUS IDLE condition, indicating the start of a message. After hard synchronization, the bit time counters are restarted with Sync Seg. Hard synchronization forces the edge which has occurred to lie within the synchronization segment of the restarted bit time. Due to the rules of synchronization, if a hard synchronization occurs there will not be a resynchronization within that bit time. ## 5.7.2 RESYNCHRONIZATION As a result of Resynchronization, phase segment 1 may be lengthened or phase segment 2 may be shortened. The amount of lengthening or shortening of the phase buffer segments has an upper bound given by the Synchronization Jump Width (SJW). The value of the SJW will be added to phase segment 1 (see Figure 5-2) or subtracted from phase segment 2 (see Figure 5-3). The SJW represents the loop filtering of the DPLL. The SJW is programmable between 1 $\rm T_Q$ and 4 $\rm T_O$ . Clocking information will only be derived from recessive to dominant transitions. The property that only a fixed maximum number of successive bits have the same value ensures resynchronization to the bit stream during a frame. The phase error of an edge is given by the position of the edge relative to Sync Seg, measured in $T_Q$ . The phase error is defined in magnitude of $T_Q$ as follows: - e = 0 if the edge lies within SYNCESEG. - e > 0 if the edge lies before the SAMPLE POINT. - e < 0 if the edge lies after the SAMPLE POINT of the previous bit. If the magnitude of the phase error is less than or equal to the programmed value of the synchronization jump width, the effect of a resynchronization is the same as that of a hard synchronization. If the magnitude of the phase error is larger than the synchronization jump width, and if the phase error is positive, then phase segment 1 is lengthened by an amount equal to the synchronization jump width. If the magnitude of the phase error is larger than the resynchronization jump width, and if the phase error is negative, then phase segment 2 is shortened by an amount equal to the synchronization jump width. ## 5.7.3 SYNCHRONIZATION RULES - Only one synchronization within one bit time is allowed. - An edge will be used for synchronization only if the value detected at the previous sample point (previously read bus value) differs from the bus value immediately after the edge. - All other recessive to dominant edges fulfilling rules 1 and 2 will be used for resynchronization with the exception that a node transmitting a dominant bit will not perform a resynchronization as a result of a recessive to dominant edge with a positive phase error. FIGURE 5-2: Lengthening a Bit Period FIGURE 5-3: Shortening a Bit Period # 5.8 **Programming Time Segments** Some requirements for programming of the time segments: - Prop Seg + Phase Seg 1 >= Phase Seg 2 - Prop Seg + Phase Seg 1 >= T<sub>DELAY</sub> - Phase Seg 2 > Sync Jump Width For example, assuming that a 125 kHz CAN baud rate with $F_{OSC}$ = 20 MHz is desired: $T_{OSC}$ = 50 nsec, choose BRP<5:0> = 04h, then $T_{Q}$ = 500nsec. To obtain 125 kHz, the bit time must be 16 $T_{Q}$ . Typically, the sampling of the bit should take place at about 60-70% of the bit time, depending on the system parameters. Also, typically, the $T_{DELAY}$ is 1-2 $T_{O}$ . Sync Seg = 1 $T_Q$ ; Prop Seg = 2 $T_Q$ ; So setting Phase Seg 1 = 7 $T_Q$ would place the sample at 10 $T_Q$ after the transition. This would leave 6 $T_Q$ for Phase Seg 2. Since Phase Seg 2 is 6, by the rules, SJW could be the maximum of 4 $T_Q$ . However, normally a large SJW is only necessary when the clock generation of the different nodes is inaccurate or unstable, such as using ceramic resonators. So an SJW of 1 is typically enough. # 5.9 Oscillator Tolerance The bit timing requirements allow ceramic resonators to be used in applications with transmission rates of up to 125 kbit/sec, as a rule of thumb. For the full bus speed range of the CAN protocol, a quartz oscillator is required. A maximum node-to-node oscillator variation of 1.7% is allowed. # 5.10 <u>Bit Timing Configuration Registers</u> The configuration registers (CNF1, CNF2, CNF3) control the bit timing for the CAN bus interface. These registers can only be modified when the MCP2510 is in configuration mode (see Section 9.0). ## 5.10.1 CNF1 The BRP<5:0> bits control the baud rate prescaler. These bits set the length of $T_Q$ relative to the OSC1 input frequency, with the minimum length of $T_Q$ being 2 OSC1 clock cycles in length (when BRP<5:0> are set to 000000). The SJW<1:0> bits select the synchronization jump width in terms of number of $T_Q$ 's. ### 5.10.2 CNF2 The PRSEG<2:0> bits set the length, in $T_Q$ 's, of the propagation segment. The PHSEG1<2:0> bits set the length, in $T_Q$ 's, of phase segment 1. The SAM bit controls how many times the RXCAN pin is sampled. Set- ting this bit to a '1' causes the bus to be sampled three times; twice at $T_{\rm Q}/2$ before the sample point, and once at the normal sample point (which is at the end of phase segment 1). The value of the bus is determined to be the value read during at least two of the samples. If the SAM bit is set to a '0' then the RXCAN pin is sampled only once at the sample point. The BTLMODE bit controls how the length of phase segment 2 is determined. If this bit is set to a '1' then the length of phase segment 2 is determined by the PHSEG2<2:0> bits of CNF3 (see Section 5.10.3). If the BTLMODE bit is set to a '0' then the length of phase segment 2 is the greater of phase segment 1 and the information processing time (which is fixed at 2 $T_{\rm Q}$ for the MCP2510). ### 5.10.3 CNF3 The PHSEG2<2:0> bits set the length, in $T_Q$ 's, of Phase Segment 2, if the CNF2.BTLMODE bit is set to a '1'. If the BTLMODE bit is set to a '0' then the PHSEG2<2:0> bits have no effect. REGISTER 5-1: CNF1 - Configuration Register1 (ADDRESS: 2Ah) | R/W-0 | ) R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 | | | | | | | | | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | BTLMO<br>bit 7 | DE SAM PHSEG12 PHSEG11 PHSEG10 PRSEG2 PRSEG1 PRSEG0 bit 0 | R = Readable bit W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | | | bit 7: | BTLMODE: Phase Segment 2 Bit Time Length | | | | | | | | | | | 1 = Length of Phase Seg 2 determined by PHSEG22:PHSEG20 bits of CNF3 0 = Length of Phase Seg 2 is the greater of Phase Seg 1 and IPT $(2T_Q)$ | | | | | | | | | | bit 6: | SAM: Sample Point Configuration | | | | | | | | | | | 1 = Bus line is sampled three times at the sample point 0 = Bus line is sampled once at the sample point | | | | | | | | | | bit 5-3: | PHSEG1<2:0>: Phase Segment 1 Length | | | | | | | | | | | 111 = Length = 8 x T <sub>Q</sub> 000 = Length = 1 x T <sub>Q</sub> | | | | | | | | | | bit 2-0 | PRSEG<2:0>: Propagation Segment Length | | | | | | | | | | | 111 = Length = 8 x T <sub>Q</sub> - | | | | | | | | | | | 000 = Length = 1 x T <sub>Q</sub> | | | | | | | | | # REGISTER 5-2: CNF2 - Configuration Register2 (ADDRESS: 29h) **REGISTER 5-3:** CNF3 - Configuration Register 3 (ADDRESS: 28h) ## 6.0 ERROR DETECTION The CAN protocol provides sophisticated error detection mechanisms. The following errors can be detected. # 6.1 CRC Error With the Cyclic Redundancy Check (CRC), the transmitter calculates special check bits for the bit sequence from the start of a frame until the end of the data field. This CRC sequence is transmitted in the CRC Field. The receiving node also calculates the CRC sequence using the same formula and performs a comparison to the received sequence. If a mismatch is detected, a CRC error has occurred and an error frame is generated. The message is repeated. # 6.2 <u>Acknowledge Error</u> In the acknowledge field of a message, the transmitter checks if the acknowledge slot (which has sent out as a recessive bit) contains a dominant bit. If not, no other node has received the frame correctly. An acknowledge error has occurred; an error frame is generated; and the message will have to be repeated. ## 6.3 Form Error If a node detects a dominant bit in one of the four segments including end of frame, interframe space, acknowledge delimiter or CRC delimiter; then a form error has occurred and an error frame is generated. The message is repeated. # 6.4 Bit Error A Bit Error occurs if a transmitter sends a dominant bit and detects a recessive bit or if it sends a recessive bit and detects a dominant bit when monitoring the actual bus level and comparing it to the just transmitted bit. In the case where the transmitter sends a recessive bit and a dominant bit is detected during the arbitration field and the acknowledge slot, no bit error is generated because normal arbitration is occurring. # 6.5 Stuff Error If, between the start of frame and the CRC delimiter, six consecutive bits with the same polarity are detected, the bit stuffing rule has been violated. A stuff error occurs and an error frame is generated. The message is repeated. ## 6.6 Error States Detected errors are made public to all other nodes via error frames. The transmission of the erroneous message is aborted and the frame is repeated as soon as possible. Furthermore, each CAN node is in one of the three error states "error-active", "error-passive" or "bus-off" according to the value of the internal error counters. The error-active state is the usual state where the bus node can transmit messages and active error frames (made of dominant bits) without any restrictions. In the error-passive state, messages and passive error frames (made of recessive bits) may be transmitted. The bus-off state makes it temporarily impossible for the station to participate in the bus communication. During this state, messages can neither be received nor transmitted. # 6.7 Error Modes and Error Counters The MCP2510 contains two error counters: the Receive Error Counter (REC) (see Register 6-2), and the Transmit Error Counter (TEC) (see Register 6-1). The values of both counters can be read by the MCU. These counters are incremented or decremented in accordance with the CAN bus specification. The MCP2510 is error-active if both error counters are below the error-passive limit of 128. It is error-passive if at least one of the error counters equals or exceeds 128. It goes to bus-off if the transmit error counter equals or exceeds the bus-off limit of 256. The device remains in this state, until the bus-off recovery sequence is received. The bus-off recovery sequence consists of 128 occurrences and 11 consecutive recessive bits (see Figure 6-1). Note that the MCP2510, after going bus-off, will recover back to error-active, without any intervention by the MCU, if the bus remains idle for 128 X 11 bit times. If this is not desired, the error interrupt service routine should address this. The current error mode of the MCP2510 can be read by the MCU via the EFLG register (Register 6-3). Additionally, there is an error state warning flag bit, EFLG:EWARN, which is set if at least one of the error counters equals or exceeds the error warning limit of 96. EWARN is reset if both error counters are less than the error warning limit. FIGURE 6-1: Error Modes State Diagram **REGISTER 6-1:** TEC - Transmitter Error Counter (ADDRESS: 1Ch) | R-0 | | | | | |------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------|------|------|------|------|------|------------------|--|--|--|--| | REC7 | REC6 | REC5 | REC4 | REC3 | REC2 | REC1 | REC0 | R = Readable bit | | | | | | bit 7 bit 0 W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | | | | | | | | bit 7-0: | bit 7-0: <b>REC&lt;7:0&gt;</b> : Receive Error Count | | | | | | | | | | | | REGISTER 6-2: REC - Receiver Error Counter (ADDRESS: 1Dh) | R/W-0 | R/W-0 | R-0 | R-0 | ВΛ | D 0 | <b>D</b> 0 | Б. | | | | | |--------|--------------------------------------------------------------------------------------------------------------------|------------|-------------|------------|------------|------------|-------------|-------------------------------------|--|--|--| | | | | 11.0 | R-0 | R-0 | R-0 | R-0 | | | | | | RX10VR | RX00VR | TXBO | TXEP | RXEP | TXWAR | RXWAR | EWARN | R = Readable bit W = Writable bit | | | | | bit 7 | | | | | | | bit 0 | C = Bit can be cleared by | | | | | | | | | | | | | MCU but not set U = Unimplemented - | | | | | | | | | | | | | reads as '0' | | | | | bit 7: | RX10VR: | Receive F | Suffer 1 Ov | erflow Fla | aa | | | - n = Value at POR reset | | | | | Dit 7. | | | | | • | | ITE DY1IE - | _ 1 | | | | | | <ul><li>Set when a valid message is received for RXB1 and CANINTF.RX1IF = 1</li><li>Must be reset by MCU</li></ul> | | | | | | | | | | | | bit 6: | RX0OVR: Receive Buffer 0 Overflow Flag | | | | | | | | | | | | | | | • | received | for RXB0 a | and CANIN | ITF.RX0IF = | = 1 | | | | | | - Must be r | , | | | | | | | | | | | bit 5: | TXBO: Bus | | Ü | | | | | | | | | | | <ul><li>Bit set wh</li><li>Reset after</li></ul> | _ | | _ | sequence | | | | | | | | bit 4: | TXEP: Trai | nsmit Erro | r-Passive | Flag | | | | | | | | | | - Set when<br>- Reset wh | | | | an 128 | | | | | | | | bit 3: | RXEP: Red | ceive Erro | r-Passive | Flag | | | | | | | | | | - Set when<br>- Reset wh | | • | • | an 128 | | | | | | | | bit 2: | TXWAR: T | ransmit E | rror Warnii | ng Flag | | | | | | | | | | - Set when<br>- Reset wh | | | | an 96 | | | | | | | | bit 1: | RXWAR: R | Receive Er | ror Warnir | ng Flag | | | | | | | | | | - Set when<br>- Reset wh | | | | an 96 | | | | | | | | bit 0: | EWARN: E | rror Warn | ing Flag | | | | | | | | | | | - Set when<br>- Reset wh | | | | | 96 (TXW | AR or RXW | AR = 1) | | | | | | | | | | | | | | | | | REGISTER 6-3: EFLG - Error Flag Register (ADDRESS: 2Dh) NOTES: ## 7.0 INTERRUPTS The device has eight sources of interrupts. The CANINTE register contains the individual interrupt enable bits for each interrupt source. The CANINTF register contains the corresponding interrupt flag bit for each interrupt source. When an interrupt occurs the $\overline{\text{INT}}$ pin is driven low by the MCP2510 and will remain low until the Interrupt is cleared by the MCU. An Interrupt can not be cleared if the respective condition still prevails. It is recommended that the bit modify command be used to reset flag bits in the CANINTF register rather than normal write operations. This is to prevent unintentionally changing a flag that changes during the write command, potentially causing an interrupt to be missed. It should be noted that the CANINTF flags are read/ write and an Interrupt can be generated by the MCU setting any of these bits, provided the associated CAN-INTE bit is also set. # 7.1 Interrupt Code Bits The source of a pending interrupt is indicated in the CANSTAT.ICOD (interrupt code) bits as indicated in Register 9-2. In the event that multiple interrupts occur, the INT will remain low until all interrupts have been reset by the MCU, and the CANSTAT.ICOD bits will reflect the code for the highest priority interrupt that is currently pending. Interrupts are internally prioritized such that the lower the ICOD value the higher the interrupt priority. Once the highest priority interrupt condition has been cleared, the code for the next highest priority interrupt that is pending (if any) will be reflected by the ICOD bits (see Table 7-1). Note that only those interrupt sources that have their associated CANINTE enable bit set will be reflected in the ICOD bits. | ICOD<2:0> | Boolean Expression | |-----------|-----------------------------| | 000 | ERR•WAK•TX0•TX1•TX2•RX0•RX1 | | 001 | ERR | | 010 | ERR•WAK | | 011 | ERR•WAK•TX0 | | 100 | ERR•WAK•TX0•TX1 | | 101 | ERR•WAK•TX0•TX1•TX2 | | 110 | ERR•WAK•TX0•TX1•TX2•RX0 | | 111 | ERR•WAK•TX0•TX1•TX2•RX0•RX1 | TABLE 7-1: ICOD<2:0> Decode # 7.2 <u>Transmit Interrupt</u> When the Transmit Interrupt is enabled (<u>CANINTE.TXNIE</u> = 1) an Interrupt will be generated on the <u>INT</u> pin when the associated transmit buffer becomes empty and is ready to be loaded with a new message. The CANINTF.TXNIF bit will be set to indicate the source of the interrupt. The interrupt is cleared by the MCU resetting the TXNIF bit to a '0'. # 7.3 Receive Interrupt When the Receive Interrupt is enabled (CAN-INTE.RXNIE = 1) an interrupt will be generated on the INT pin when a message has been successfully received and loaded into the associated receive buffer. This interrupt is activated immediately after receiving the EOF field. The CANINTF.RXNIF bit will be set to indicate the source of the interrupt. The interrupt is cleared by the MCU resetting the RXNIF bit to a '0'. # 7.4 Message Error Interrupt When an error occurs during transmission or reception of a message the message error flag (CANINTF.MERRF) will be set and, if the CANINTE.MERRE bit is set, an interrupt will be generated on the $\overline{\text{INT}}$ pin. This is intended to be used to facilitate baud rate determination when used in conjunction with listen-only mode. # 7.5 Bus Activity Wakeup Interrupt When the MCP2510 is in sleep mode and the bus activity wakeup interrupt is enabled (CANINTE.WAKIE = 1), an interrupt will be generated on the $\overline{\text{INT}}$ pin, and the CANINTF.WAKIF bit will be set when activity is detected on the CAN bus. This interrupt causes the MCP2510 to exit sleep mode. The interrupt is reset by the MCU clearing the WAKIF bit. # 7.6 Error Interrupt When the error interrupt is enabled (CANINTE.ERRIE = 1) an interrupt is generated on the INT pin if an overflow condition occurs or if the error state of transmitter or receiver has changed. The Error Flag Register (EFLG) will indicate one of the following conditions. ## 7.6.1 RECEIVER OVERFLOW An overflow condition occurs when the MAB has assembled a valid received message (the message meets the criteria of the acceptance filters) and the receive buffer associated with the filter is not available for loading of a new message. The associated EFLG.RXNOVR bit will be set to indicate the overflow condition. This bit must be cleared by the MCU. # 7.6.2 RECEIVER WARNING The receive error counter has reached the MCU warning limit of 96. ## 7.6.3 TRANSMITTER WARNING The transmit error counter has reached the MCU warning limit of 96. ## 7.6.4 RECEIVER ERROR-PASSIVE The receive error counter has exceeded the error- passive limit of 127 and the device has gone to error- passive state. ## 7.6.5 TRANSMITTER ERROR-PASSIVE The transmit error counter has exceeded the errorpassive limit of 127 and the device has gone to errorpassive state. ## 7.6.6 BUS-OFF The transmit error counter has exceeded 255 and the device has gone to bus-off state. # 7.7 <u>Interrupt Acknowledge</u> Interrupts are directly associated with one or more status flags in the CANINTF register. Interrupts are pending as long as one of the flags is set. Once an interrupt flag is set by the device, the flag can not be reset by the MCU until the interrupt condition is removed. | R/W-0 | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-----------------|-------|-------|------------------|--|--|--| | MERRE | WAKIE | ERRIE | TX2IE | TX1IE | TX0IE | RX1IE | RX0IE | R = Readable bit | | | | | bit 7 | bit 0 W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | | | | | | | bit 7: | 7: MERRE: Message Error Interrupt Enable 0 = Disabled 1 = Interrupt on error during message reception or transmission | | | | | | | | | | | | bit 6: | WAKIE: Wakeup Interrupt Enable 0 = Disabled 1 = Interrupt on CAN bus activity | | | | | | | | | | | | bit 5: | ERRIE: Error Interrupt Enable (multiple sources in EFLG register) 0 = Disabled 1 = Interrupt on EFLG error condition change | | | | | | | | | | | | bit 4: | 0 = Disab | | | - | upt Enable<br>⁄ | | | | | | | | bit 3: | 0 = Disab | | | - | upt Enable<br>⁄ | | | | | | | | bit 2: | TX0IE: Transmit Buffer 0 Empty Interrupt Enable 0 = Disabled 1 = Interrupt on TXB0 becoming empty | | | | | | | | | | | | bit 1: | RX1IE: Receive Buffer 1 Full Interrupt Enable 0 = Disabled 1 = Interrupt when message received in RXB1 | | | | | | | | | | | | bit 0: | <b>RX0IE</b> : R<br>0 = Disab<br>1 = Interre | | | | | | | | | | | REGISTER 7-1: CANINTE - Interrupt Enable Register (ADDRESS: 2Bh) | R/W-0 | | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------------|------------|-----------|-------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--| | MERRF | WAKIF | ERRIF | TX2IF | TX1IF | TX0IF | RX1IF | RX0IF | R = Readable bit | | | | | | bit 7 | | | | | | | bit 0 | W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - reads as '0' - n = Value at POR reset | | | | | | bit 7: | bit 7: MERRF: Message Error Interrupt Flag | | | | | | | | | | | | | bit 6: | bit 6: WAKIF: Wakeup Interrupt Flag | | | | | | | | | | | | | bit 5: | ERRIF: E | rror Interru | ıpt Flag (n | nultiple so | urces in E | FLG regis | ster) | | | | | | | bit 4: | TX2IF: Tr | ansmit Bu | ffer 2 Emp | ty Interru | ot Flag | | | | | | | | | bit 3: | TX1IF: Tr | ansmit Bu | ffer 1 Emp | ty Interru | ot Flag | | | | | | | | | bit 2: | TX0IF: Tr | ansmit Bu | ffer 0 Emp | ty Interru | ot Flag | | | | | | | | | bit 1: | RX1IF: Re | eceive But | fer 1 Full | nterrupt F | lag | | | | | | | | | bit 0: | RX0IF: R | eceive But | fer 0 Full | nterrupt F | lag | | | | | | | | | | For all bits unless otherwise specified: 0 = No interrupt pending 1 = Interrupt pending (must be cleared by MCU to reset interrupt condition) | | | | | | | | | | | | REGISTER 7-2: CANINTF - Interrupt FLAG Register (ADDRESS: 2Ch) **NOTES:** DS21291C-page 48 # 8.0 OSCILLATOR The MCP2510 is designed to be operated with a crystal or ceramic resonator connected to the OSC1 and OSC2 pins. The MCP2510 oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. A typical oscillator circuit is shown in Figure 8-1. The MCP2510 may also be driven by an external clock source connected to the OSC1 pin as shown in Figure 8-2 and Figure 8-3. # 8.1 <u>Oscillator Startup Timer</u> The MCP2510 utilizes an oscillator startup timer (OST), which holds the MCP2510 in reset, to insure that the oscillator has stabilized before the internal state machine begins to operate. The OST maintains reset for the first 128 OSC1 clock cycles after power up or wake up from sleep mode occurs. It should be noted that no SPI operations should be attempted until after the OST has expired. # 8.2 CLKOUT Pin The clock out pin is provided to the system designer for use as the main system clock or as a clock input for other devices in the system. The CLKOUT has an internal prescaler which can divide F<sub>OSC</sub> by 1, 2, 4 and 8. The CLKOUT function is enabled and the prescaler is selected via the CANCNTRL register (see Register 9-1). The CLKOUT pin will be active upon system reset and default to the slowest speed (divide by 8) so that it can be used as the MCU clock. When sleep mode is requested, the MCP2510 will drive sixteen additional clock cycles on the CLKOUT pin before entering sleep mode. The idle state of the CLKOUT pin in sleep mode is low. When the CLKOUT function is disabled (CANCNTRL.CLKEN = '0') the CLKOUT pin is in a high impedance state. The CLKOUT function is designed to guarantee that $t_{hCLKOUT}$ and $t_{lCLKOUT}$ timings are preserved when the CLKOUT pin function is enabled, disabled, or the prescaler value is changed. Note 1: A series resistor, R<sub>S</sub>, may be required for AT strip cut crystals. **Note 2:** The feedback resistor, $R_{\rm F}$ , is typically in the range of 2 to 10 M $\Omega$ . FIGURE 8-1: Crystal/Ceramic Resonator Operation Note 1: A resistor to ground may be used to reduce system noise. This may increase system current. Note 2: Duty cycle restrictions must be observed (see Table 12-2). FIGURE 8-2: External Clock Source FIGURE 8-3: External Series Resonant Crystal Oscillator Circuit ## 9.0 MODES OF OPERATION The MCP2510 has five modes of operation. These modes are: - 1. Configuration Mode. - 2. Normal Mode. - 3. Sleep Mode. - 4. Listen-Only Mode. - 5. Loopback Mode. The operational mode is selected via the CANCTRL. REQOP bits (see Register 9-1). When changing modes, the mode will not actually change until all pending message transmissions are complete. Because of this, the user must verify that the device has actually changed into the requested mode before further operations are executed. Verification of the current operating mode is done by reading the CANSTAT. OPMODE bits (see Register 9-2). # 9.1 Configuration Mode The MCP2510 must be initialized before activation. This is only possible if the device is in the configuration mode. Configuration mode is automatically selected after powerup or a reset, or can be entered from any other mode by setting the CANTRL.REQOP bits to '100'. When configuration mode is entered all error counters are cleared. Configuration mode is the only mode where the following registers are modifiable: - CNF1, CNF2, CNF3 - TXRTSCTRL - · Acceptance Filter Registers - · Acceptance Mask Registers Only when the CANSTAT.OPMODE bits read as '100' can the initialization be performed, allowing the configuration registers, acceptance mask registers, and the acceptance filter registers to be written. After the configuration is complete, the device can be activated by programming the CANCTRL.REQOP bits for normal operation mode (or any other mode). # 9.2 Sleep Mode The MCP2510 has an internal sleep mode that is used to minimize the current consumption of the device. The SPI interface remains active even when the MCP2510 is in sleep mode, allowing access to all registers. To enter sleep mode, the mode request bits are set in the CANCTRL register. The CANSTAT.OPMODE bits indicate whether the device successfully entered sleep mode. These bits should be read after sending the sleep command to the MCP2510. The MCP2510 is active and has not yet entered sleep mode until these bits indicate that sleep mode has been entered. When in internal sleep mode, the wakeup interrupt is still active (if enabled). This is done so the MCU can also be placed into a sleep mode and use the MCP2510 to wake it up upon detecting activity on the bus. Note: Care must be exercised to not enter sleep mode while the MCP2510 is transmitting a message. If sleep mode is requested while transmitting, the transmission will stop without completing and errors will occur on the bus. Also, the message will remain pending and transmit upon wake up. When in sleep mode, the MCP2510 stops its internal oscillator. The MCP2510 will wake-up when bus activity occurs or when the MCU sets, via the SPI interface, the CANINTF.WAKIF bit to 'generate' a wake up attempt (the CANINTF.WAKIF bit must also be set in order for the wakeup interrupt to occur). The TXCAN pin will remain in the recessive state while the MCP2510 is in sleep mode. Note that Sleep Mode will be entered immediately, even if a message is currently being transmitted, so it is necessary to insure that all TXREQ bits are clear before setting Sleep Mode. ## 9.2.1 WAKE-UP FUNCTIONS The device will monitor the RXCAN pin for activity while it is in sleep mode. If the CANINTE.WAKIE bit is set, the device will wake up and generate an interrupt. Since the internal oscillator is shut down when sleep mode is entered, it will take some amount of time for the oscillator to start up and the device to enable itself to receive messages. The device will ignore the message that caused the wake-up from sleep mode as well as any messages that occur while the device is 'waking up.' The device will wake up in listen-only mode. The MCU must set normal mode before the MCP2510 will be able to communicate on the bus. The device can be programmed to apply a low-pass filter function to the RXCAN input line while in internal sleep mode. This feature can be used to prevent the device from waking up due to short glitches on the CAN bus lines. The CNF3.WAKFIL bit enables or disables the filter. ## 9.3 Listen Only Mode Listen-only mode provides a means for the MCP2510 to receive all messages including messages with errors. This mode can be used for bus monitor applications or for detecting the baud rate in 'hot plugging' situations. For auto-baud detection it is necessary that there are at least two other nodes, which are communicating with each other. The baud rate can be detected empirically by testing different values until valid messages are received. The listen-only mode is a silent mode, meaning no messages will be transmitted while in this state, including error flags or acknowledge signals. The filters and masks can be used to allow only particular messages to be loaded into the receive registers, or the filter masks can be set to all zeros to allow a message with any identifier to pass. The error counters are reset and deactivated in this state. The listen-only mode is activated by setting the mode request bits in the CANCTRL register. # 9.4 Loopback Mode This mode will allow internal transmission of messages from the transmit buffers to the receive buffers without actually transmitting messages on the CAN bus. This mode can be used in system development and testing. In this mode the ACK bit is ignored and the device will allow incoming messages from itself just as if they were coming from another node. The loopback mode is a silent mode, meaning no messages will be transmitted while in this state, including error flags or acknowledge signals. The TXCAN pin will be in a reccessive state while the device is in this mode. The filters and masks can be used to allow only particular messages to be loaded into the receive registers. The masks can be set to all zeros to provide a mode that accepts all messages. The loopback mode is activated by setting the mode request bits in the CANCTRL register. # 9.5 Normal Mode This is the standard operating mode of the MCP2510. In this mode the device actively monitors all bus messages and generates acknowledge bits, error frames, etc. This is also the only mode in which the MCP2510 will transmit messages over the CAN bus. | R/W-1 | R/W-1 R/W-1 R/W-0 U-0 R/W-1 R/W-1 | R/W-1 | | | | | | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | bit 7 | REQOP1 REQOP0 ABAT — CLKEN CLKPRE1 C | bit 0 C | <ul> <li>Readable bit</li> <li>Writable bit</li> <li>Bit can be cleared by MCU but not set</li> <li>Unimplemented - reads as '0'</li> <li>Value at POR reset</li> </ul> | | | | | | | | DIL 7-3. | bit 7-5: REQOP<2:0>: Request Operation Mode 000 = Set Normal Operation Mode 001 = Set Sleep Mode 010 = Set Loopback Mode 011 = Set Listen Only Mode 100 = Set Configuration Mode All other values for REQOP bits are invalid and should not be used | | | | | | | | | | bit 4: | ABAT: Abort All Pending Transmissions | | | | | | | | | | | <ul><li>1 = Request abort of all pending transmit buffers</li><li>0 = Terminate request to abort all transmissions</li></ul> | | | | | | | | | | bit 3: | Unimplemented: Reads as '0' | | | | | | | | | | bit 2: | CLKEN: CLKOUT Pin Enable | | | | | | | | | | | 0 = CLKOUT pin disabled (Pin is in high impedance state) 1 =CLKOUT pin enabled | | | | | | | | | | bit 1-0: | CLKPRE<1:0>: CLKOUT Pin Prescaler | | | | | | | | | | | 00 = F <sub>CLKOUT</sub> = System Clock/1<br>01 = F <sub>CLKOUT</sub> = System Clock/2<br>10 = F <sub>CLKOUT</sub> = System Clock/4<br>11 = F <sub>CLKOUT</sub> = System Clock/8 | | | | | | | | | **REGISTER 9-1:** CANCTRL - CAN Control Register (ADDRESS: xFh) | R-1 | R-0 | R-0 | U-0 | R-0 | R-0 | R-0 | U-0 | | | | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|------------|-------|-------|-------|-------------------------------------------------------------------------------------------------|--|--| | OPMOD<br>bit 7 | 2 OPMOD1 | OPMOD0 | _ | ICOD2 | ICOD1 | ICOD0 | bit 0 | R = Readable bit W = Writable bit C = Bit can be cleared by MCU but not set U = Unimplemented - | | | | bit 7-5: | | · | | in a Manda | | | | reads as '0' - n = Value at POR reset | | | | | 000 = Device is in Normal Operation Mode 001 = Device is in Sleep Mode 010 = Device is in Loopback Mode 011 = Device is in Listen Only Mode 100 = Device is in Configuration Mode | | | | | | | | | | | bit 4: | Unimpleme | nted: Reads | s as '0' | | | | | | | | | bit 3-1: | ICOD<2:0>: | Interrupt Fla | ag Code | | | | | | | | | | 000 = No Interrupt 001 = Error Interrupt 010 = Wake Up Interrupt 011 = TXB0 Interrupt 100 = TXB1 Interrupt 101 = TXB2 Interrupt 110 = RXB0 Interrupt 111 = RXB1 Interrupt | | | | | | | | | | | bit 0: | Unimpleme | <b>nted</b> : Reads | s as '0' | | | | | | | | REGISTER 9-2: CANSTAT - CAN Status Register (ADDRESS: xEh) NOTES: # 10.0 REGISTER MAP The register map for the MCP2510 is shown in Table 10-1. Address locations for each register are determined by using the column (higher order 4 bits) and row (lower order 4 bits) values. The registers have been arranged to optimize the sequential reading and writing of data. Some specific control and status registers allow individual bit modification using the SPI Bit Modify command. The registers that allow this command are shown as shaded locations in Table 10-1. A summary of the MCP2510 control registers is shown in Table 10-2. | Lower | | Higher Order Address Bits | | | | | | | | | | | |--------------|-----------|---------------------------|-----------|------------|-----------|-----------|-----------|-----------|--|--|--|--| | Address Bits | x000 xxxx | x001 xxxx | x010 xxxx | x0011 xxxx | x100 xxxx | x101 xxxx | x110 xxxx | x111 xxxx | | | | | | 0000 | RXF0SIDH | RXF3SIDH | RXM0SIDH | TXB0CTRL | TXB1CTRL | TXB2CTRL | RXB0CTRL | RXB1CTRL | | | | | | 0001 | RXF0SIDL | RXF3SIDL | RXM0SIDL | TXB0SIDH | TXB1SIDH | TXB2SIDH | RXB0SIDH | RXB1SIDH | | | | | | 0010 | RXF0EID8 | RXF3EID8 | RXM0EID8 | TXB0SIDL | TXB1SIDL | TXB2SIDL | RXB0SIDL | RXB1SIDL | | | | | | 0011 | RXF0EID0 | RXF3EID0 | RXM0EID0 | TXB0EID8 | TXB1EID8 | TXB2EID8 | RXB0EID8 | RXB1EID8 | | | | | | 0100 | RXF1SIDH | RXF4SIDH | RXM1SIDH | TXB0EID0 | TXB1EID0 | TXB2EID0 | RXB0EID0 | RXB1EID0 | | | | | | 0101 | RXF1SIDL | RXF4SIDL | RXM1SIDL | TXB0DLC | TXB1DLC | TXB2DLC | RXB0DLC | RXB1DLC | | | | | | 0110 | RXF1EID8 | RXF4EID8 | RXM1EID8 | TXB0D0 | TXB1D0 | TXB2D0 | RXB0D0 | RXB1D0 | | | | | | 0111 | RXF1EID0 | RXF4EID0 | RXM1EID0 | TXB0D1 | TXB1D1 | TXB2D1 | RXB0D1 | RXB1D1 | | | | | | 1000 | RXF2SIDH | RXF5SIDH | CNF3 | TXB0D2 | TXB1D2 | TXB2D2 | RXB0D2 | RXB1D2 | | | | | | 1001 | RXF2SIDL | RXF5SIDL | CNF2 | TXB0D3 | TXB1D3 | TXB2D3 | RXB0D3 | RXB1D3 | | | | | | 1010 | RXF2EID8 | RXF5EID8 | CNF1 | TXB0D4 | TXB1D4 | TXB2D4 | RXB0D4 | RXB1D4 | | | | | | 1011 | RXF2EID0 | RXF5EID0 | CANINTE | TXB0D5 | TXB1D5 | TXB2D5 | RXB0D5 | RXB1D5 | | | | | | 1100 | BFPCTRL | TEC | CANINTF | TXB0D6 | TXB1D6 | TXB2D6 | RXB0D6 | RXB1D6 | | | | | | 1101 | TXRTSCTRL | REC | EFLG | TXB0D7 | TXB1D7 | TXB2D7 | RXB0D7 | RXB1D7 | | | | | | 1110 | CANSTAT | | | | | 1111 | CANCTRL | | | | Note: Shaded register locations indicate that these allow the user to manipulate individual bits using the 'Bit Modify' Command TABLE 10-1: CAN Controller Register Map | Register<br>Name | Address<br>(Hex) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | POR/RST<br>Value | |------------------|------------------|---------|--------|---------|------------|-------------|---------|---------|---------|------------------| | BFPCTRL | 0C | _ | 1 | B1BFS | B0BFS | B1BFE | B0BFE | B1BFM | B0BFM | 00 0000 | | TXRTSCTRL | 0D | _ | ı | B2RTS | B1RTS | B0RTS | B2RTSM | B1RTSM | B0RTSM | xx x000 | | CANSTAT | хE | OPMOD2 | OPMOD1 | OPMOD0 | I | ICOD2 | ICOD1 | ICOD0 | _ | 100- 000- | | CANCTRL | xF | REQOP2 | REQOP1 | REQOP0 | ABAT | 1 | CLKEN | CLKPRE1 | CLKPRE0 | 1110 -111 | | TEC | 1C | | | | Transmit E | ror Counter | | | | 0000 0000 | | REC | 1D | | | | Receive Er | ror Counter | | | | 0000 0000 | | CNF3 | 28 | _ | WAKFIL | - | - | - | PHSEG22 | PHSEG21 | PHSEG20 | -0000 | | CNF2 | 29 | BTLMODE | SAM | PHSEG12 | PHSEG11 | PHSEG10 | PRSEG2 | PRSEG1 | PRSEG0 | 0000 0000 | | CNF1 | 2A | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | 0000 0000 | | CANINTE | 2B | MERRE | WAKIE | ERRIE | TX2IE | TX1IE | TX0IE | RX1IE | RX0IE | 0000 0000 | | CANINTF | 2C | MERRF | WAKIF | ERRIF | TX2IF | TX1IF | TX0IF | RX1IF | RX0IF | 0000 0000 | | EFLG | 2D | RX10VR | RX00VR | TXBO | TXEP | RXEP | TXWAR | RXWAR | EWARN | 0000 0000 | | TXB0CTRL | 30 | _ | ABTF | MLOA | TXERR | TXREQ | 1 | TXP1 | TXP0 | -000 0-00 | | TXB1CTRL | 40 | _ | ABTF | MLOA | TXERR | TXREQ | - | TXP1 | TXP0 | -000 0-00 | | TXB2CTRL | 50 | _ | ABTF | MLOA | TXERR | TXREQ | | TXP1 | TXP0 | -000 0-00 | | RXB0CTRL | 60 | _ | RXM1 | RXM0 | _ | RXRTR | BUKT | BUKT | FILHIT0 | -00- 0000 | | RXB1CTRL | 70 | _ | RSM1 | RXM0 | 1 | RXRTR | FILHIT2 | FILHIT1 | FILHIT0 | -00- 0000 | TABLE 10-2: Control Register Summary **NOTES:** # 11.0 SPI INTERFACE # 11.1 Overview The MCP2510 is designed to interface directly with the Serial Peripheral Interface (SPI) port available on many microcontrollers and supports Mode 0,0 and Mode 1,1. Commands and data are sent to the device via the SI pin, with data being clocked in on the rising edge of SCK. Data is driven out by the MCP2510, on the SO line, on the falling edge of SCK. The CS pin must be held low while any operation is performed. Table 11-1 shows the instruction bytes for all operations. Refer to Figure 11-8 and Figure 11-9 for detailed input and output timing diagrams for both Mode 0,0 and Mode 1,1 operation. # 11.2 Read Instruction The Read Instruction is started by lowering the $\overline{\text{CS}}$ pin. The read instruction is then sent to the MCP2510 followed by the 8-bit address (A7 through A0). After the read instruction and address are sent, the data stored in the register at the selected address will be shifted out on the SO pin. The internal address pointer is automatically incremented to the next address after each byte of data is shifted out. Therefore it is possible to read the next consecutive register address by continuing to provide clock pulses. Any number of consecutive register locations can be read sequentially using this method. The read operation is terminated by raising the $\overline{\text{CS}}$ pin (Figure 11-2). ## 11.3 Write Instruction The Write Instruction is started by lowering the $\overline{CS}$ pin. The write instruction is then sent to the MCP2510 followed by the address and at least one byte of data. It is possible to write to sequential registers by continuing to clock in data bytes, as long as $\overline{CS}$ is held low. Data will actually be written to the register on the rising edge of the SCK line for the D0 bit. If the $\overline{CS}$ line is brought high before eight bits are loaded, the write will be aborted for that data byte, previous bytes in the command will have been written. Refer to the timing diagram in Figure 11-3 for more detailed illustration of the byte write sequence. # 11.4 Request To Send (RTS) Instruction The RTS command can be used to initiate message transmission for one or more of the transmit buffers. The part is selected by lowering the $\overline{CS}$ pin and the RTS command byte is then sent to the MCP2510. As shown in Figure 11-4, the last 3 bits of this command indicate which transmit buffer(s) are enabled to send. This command will set the TxBnCTRL.TXREQ bit for the respective buffer(s). Any or all of the last three bits can be set in a single command. If the RTS command is sent with nnn=000, the command will be ignored. # 11.5 Read Status Instruction The Read Status Instruction allows single instruction access to some of the often used status bits for message reception and transmission. The part is selected by lowering the $\overline{\text{CS}}$ pin and the read status command byte, shown in Figure 11-6, is sent to the MCP2510. After the command byte is sent, the MCP2510 will return eight bits of data that contain the status. If additional clocks are sent after the first eight bits are transmitted, the MCP2510 will continue to output the status bits as long as the $\overline{\text{CS}}$ pin is held low and clocks are provided on SCK. Each status bit returned in this command may also be read by using the standard read command with the appropriate register address. ## 11.6 Bit Modify Instruction The Bit Modify Instruction provides a means for setting or clearing individual bits in specific status and control registers. This command is not available for all registers. See Section 10.0 (register map) to determine which registers allow the use of this command. The part is selected by lowering the $\overline{\text{CS}}$ pin and the Bit Modify command byte is then sent to the MCP2510. After the command byte is sent, the address for the register is sent followed by the mask byte and then the data byte. The mask byte determines which bits in the register will be allowed to change. A '1' in the mask byte will allow a bit in the register to change and a '0' will not. The data byte determines what value the modified bits in the register will be changed to. A '1' in the data byte will set the bit and a '0' will clear the bit, provided that the mask for that bit is set to a '1'. (see Figure 11-1) # 11.7 Reset Instruction The Reset Instruction can be used to re-initialize the internal registers of the MCP2510 and set configuration mode. This command provides the same functionality, via the SPI interface, as the RESET pin. The Reset instruction is a single byte instruction which requires selecting the device by pulling $\overline{\text{CS}}$ low, sending the instruction byte, and then raising $\overline{\text{CS}}$ . It is highly recommended that the reset command be sent (or the RESET pin be lowered) as part of the power-on initialization sequence. FIGURE 11-1: Bit Modify | Instruction Name | Instruction Format | Description | | | | | | |--------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | RESET | 1100 0000 | Resets internal registers to default state, set configuration mode | | | | | | | READ | 0000 0011 | Read data from register beginning at selected address | | | | | | | WRITE | 0000 0010 | Write data to register beginning at selected address | | | | | | | RTS<br>(Request To Send) | 1000 0nnn | Sets TXBnCTRL.TXREQ bit for one or more transmit buffers 1000 0nnn Request to send for TXB2 Request to send for TXBO Request to send for TXB1 | | | | | | | Read Status | 1010 0000 | Polling command that outputs status bits for transmit/receive functions | | | | | | | Bit Modify | 0000 0101 | Bit modify selected registers | | | | | | TABLE 11-1: SPI Instruction Set FIGURE 11-2: Read Instruction FIGURE 11-3: Byte Write Instruction FIGURE 11-4: Request To Send Instruction FIGURE 11-5: BIT Modify instruction FIGURE 11-6: Read Status Instruction FIGURE 11-7: RESET Instruction FIGURE 11-8: SPI Input Timing FIGURE 11-9: SPI Output Timing # 12.0 ELECTRICAL CHARACTERISTICS # 12.1 Maximum Ratings \*Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. | All parameters apply over the specified operating ranges unless otherwise noted. | Industrial (I)<br>Automotive | | = -40°C to +8<br>= -40°C to +1 | | T <sub>DD</sub> = 3.0V to 5.5V<br>T <sub>DD</sub> = 4.5V to 5.5V | |----------------------------------------------------------------------------------|------------------------------|----------------------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Min | Max | Units | Test Conditions | | Supply Voltage | $V_{DD}$ | 3.0 | 5.5 | V | | | Register Retention Voltage | V <sub>RET</sub> | 2.4 | _ | V | | | High Level Input Voltage | | | | | Note | | RXCAN | V <sub>IH</sub> | 2 | V <sub>DD</sub> +1 | V | | | SCK, $\overline{\text{CS}}$ , SI, $\overline{\text{TXnRTS}}$ Pins | | .7 V <sub>DD</sub> | V <sub>DD</sub> +1 | V | | | OSC1 | | .85 V <sub>DD</sub> | $V_{DD}$ | V | | | RESET | | .85 V <sub>DD</sub> | $V_{DD}$ | V | | | Low Level Input Voltage | | | | | Note | | RXCAN, TXnRTS Pins | V <sub>IL</sub> | -0.3 | .15 V <sub>DD</sub> | V | | | SCK, CS, SI | | -0.3 | .4 | V | | | OSC1 | | V <sub>SS</sub> | .3 V <sub>DD</sub> | V | | | RESET | | $V_{SS}$ | .15 V <sub>DD</sub> | V | | | Low Level Output Voltage | | | | | | | TXCAN | V <sub>OL</sub> | _ | 0.4 | V | I <sub>OL</sub> = -6.0 mA | | RXnBF Pins | | _ | 0.4 | V | I <sub>OL</sub> = -8.5 mA, V <sub>DD</sub> = 4.5V | | SO, CLKOUT | | _ | 0.4 | V | I <sub>OL</sub> = -2.1 mA, V <sub>DD</sub> = 4.5V | | ĪNT | | _ | 0.6 | V | I <sub>OL</sub> = -1.6 mA, V <sub>DD</sub> = 4.5V | | High Level Output Voltage | | | | V | | | TXCAN, RXnBF Pins | V <sub>OH</sub> | V <sub>DD</sub> -0.7 | _ | V | I <sub>OH</sub> = 3.0mA, V <sub>DD</sub> = 4.5V, I temp | | SO, CLKOUT | | V <sub>DD</sub> -0.5 | _ | V | I <sub>OH</sub> = 400μA | | ĪNT | | V <sub>DD</sub> -0.7 | _ | V | I <sub>OH</sub> = 1.0mA, V <sub>DD</sub> = 4.5V | | Hysteresis | V <sub>HYS</sub> | .05 V <sub>DD</sub> | | V | | | Input Leakage Current | | | | | | | All I/O except OSC1 and TXnRTS pins | I <sub>LI</sub> | -1 | +1 | μА | $\overline{\text{CS}} = \overline{\text{RESET}} = V_{\text{DD}}, V_{\text{IN}} = V_{\text{SS}} \text{ to } V_{\text{DD}}$ | | OSC1 Pin | | -5 | +5 | μΑ | | | Internal Capacitance<br>(All Inputs And Outputs) | C <sub>INT</sub> | _ | 7 | pF | $T_{AMB} = 25^{\circ}C$ , $f_{C} = 1.0$ MHz,<br>$V_{DD} = 5.0V$ (Note) | | Operating Current | I <sub>DD</sub> | _ | 10 | mA | V <sub>DD</sub> = 5.5V; F <sub>CLK</sub> =5.0 MHz; SO = Open | | Standby Current (Sleep Mode) | I <sub>DDS</sub> | | 5 | μΑ | $\overline{\text{CS}}$ , $\overline{\text{TXnRTS}}$ = $V_{DD}$ , Inputs tied to $V_{DD}$ or $V_{SS}$ | Note: This parameter is not 100% tested. TABLE 12-1: DC Characteristics | All parameters apply over the specified operating ranges unless otherwise noted. | Industrial (I):<br>Automotive (E): | $T_{AMB}$ = -40°C to +85°C<br>$T_{AMB}$ = -40°C to +125°C | | 00 | 0V to 5.5V<br>5V to 5.5V | |----------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|--------------|------------|-----------------------------------------------------------| | Parameter | Symbol | Min | Max | Units | Conditions | | Clock In Frequency | F <sub>OSC</sub> | 1<br>1 | 25<br>16 | MHz<br>MHz | 4.5V to 5.5V<br>3.0V to 4.5V | | Clock In Period | T <sub>OSC</sub> | 40<br>62.5 | 1000<br>1000 | ns<br>ns | 4.5V to 5.5V<br>3.0V to 4.5V | | Clock In High, Low Time | T <sub>OSL</sub> , T <sub>OSH</sub> | 10 | _ | ns | Note | | Clock In Rise, Fall Time | T <sub>OSR</sub> , T <sub>OSF</sub> | - | 15 | ns | Note | | Duty Cycle (External Clock Input) | T <sub>DUTY</sub> | .30 | .70 | _ | T <sub>OSH</sub> / (T <sub>OSH</sub> + T <sub>OSL</sub> ) | **Note:** This parameter is periodically sampled and not 100% tested. TABLE 12-2: Oscillator Timing Characteristics | All parameters apply over the specified operating ranges unless otherwise noted. | Industrial (I): $T_{AMB} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$<br>Automotive (E): $T_{AMB} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | DV to 5.5V<br>5V to 5.5V | |----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|--------------------------| | Parameter | Symbol | Min | Max | Units | Conditions | | Wakeup Noise Filter | T <sub>WF</sub> | 50 | _ | ns | | | CLOCKOUT Propagation Delay | T <sub>DCLK</sub> | _ | 100 | ns | | TABLE 12-3: CAN Interface AC Characteristics | All parameters apply over the specified operating ranges unless otherwise noted. | Industrial (I):<br>Automotive (E): | $T_{AMB} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$<br>: $T_{AMB} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0V to 5.5V<br>5V to 5.5V | |----------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-------|-----------------------------------------------------------------| | Parameter | Symbol | Min | Max | Units | Conditions | | CLKOUT Pin High Time | t <sub>hCLKOUT</sub> | 15 | - | ns | T <sub>OSC</sub> = 40 ns, CLKOUT prescaler set to divide by one | | CLKOUT Pin Low Time | <sup>t</sup> ICLKOUT | 15 | - | ns | T <sub>OSC</sub> = 40 ns, CLKOUT prescaler set to divide by one | | CLKOUT Pin Rise Time | t <sub>rCLKOUT</sub> | _ | 5 | ns | Measured from 0.3 V <sub>DD</sub> to 0.7 V <sub>DD</sub> | | CLKOUT Pin Fall Time | t <sub>fCLKOUT</sub> | _ | 5 | ns | Measured from 0.7 V <sub>DD</sub> to 0.3 V <sub>DD</sub> | | CLOCKOUT Propagation Delay | t <sub>dCLKOUT</sub> | _ | 100 | ns | | TABLE 12-4: CLKOUT Pin AC/DC Characteristics | All parameters apply over the specified operating ranges unless otherwise noted. | Industrial (I):<br>Automotive (E): | $T_{AMB}$ = -40°C to +85°C<br>$T_{AMB}$ = -40°C to +125°C | | $V_{DD} = 3.0V$ $V_{DD} = 4.5V$ | | |----------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------|------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Min | Max | Units | Test Conditions | | Clock Frequency | F <sub>CLK</sub> | 1 1 | 5<br>4<br>2.5 | MHz<br>MHz<br>MHz | V <sub>DD</sub> = 4.5V to 5.5V<br>V <sub>DD</sub> = 4.5V to 5.5V (E temp)<br>V <sub>DD</sub> = 3.0V to 4.5V | | CS Setup Time | T <sub>CSS</sub> | 100 | - | ns | | | CS Hold Time | T <sub>CSH</sub> | 100<br>115<br>180 | -<br>-<br>- | ns<br>ns<br>ns | $V_{DD} = 4.5 \text{V to } 5.5 \text{V}$ $V_{DD} = 4.5 \text{V to } 5.5 \text{V (E temp)}$ $V_{DD} = 3.0 \text{V to } 4.5 \text{V}$ | | CS Disable Time | T <sub>CSD</sub> | 100<br>100<br>280 | -<br>-<br>- | ns<br>ns<br>ns | $V_{DD} = 4.5V \text{ to } 5.5V$<br>$V_{DD} = 4.5V \text{ to } 5.5V \text{ (E temp)}$<br>$V_{DD} = 3.0V \text{ to } 4.5V$ | | Data Setup Time | T <sub>SU</sub> | 20<br>20<br>30 | -<br>-<br>- | ns<br>ns<br>ns | $V_{DD} = 4.5 \text{V to } 5.5 \text{V}$ $V_{DD} = 4.5 \text{V to } 5.5 \text{V (E temp)}$ $V_{DD} = 3.0 \text{V to } 4.5 \text{V}$ | | Data Hold Time | T <sub>HD</sub> | 20<br>20<br>50 | -<br>-<br>- | ns<br>ns<br>ns | $V_{DD} = 4.5V \text{ to } 5.5V$<br>$V_{DD} = 4.5V \text{ to } 5.5V \text{ (E temp)}$<br>$V_{DD} = 3.0V \text{ to } 4.5V$ | | CLK Rise Time | T <sub>R</sub> | 1 | 2 | ms | Note | | CLK Fall Time | T <sub>F</sub> | _ | 2 | ms | Note | | Clock High Time | T <sub>HI</sub> | 90<br>115<br>180 | -<br>-<br>- | ns<br>ns<br>ns | $V_{DD} = 4.5V \text{ to } 5.5V$<br>$V_{DD} = 4.5V \text{ to } 5.5V \text{ (E temp)}$<br>$V_{DD} = 3.0V \text{ to } 4.5V$ | | Clock Low Time | T <sub>LO</sub> | 90<br>115<br>180 | -<br>-<br>- | ns<br>ns<br>ns | $V_{DD} = 4.5V \text{ to } 5.5V$<br>$V_{DD} = 4.5V \text{ to } 5.5V \text{ (E temp)}$<br>$V_{DD} = 3.0V \text{ to } 4.5V$ | | Clock Delay Time | T <sub>CLD</sub> | 50 | - | ns | | | Clock Enable Time | T <sub>CLE</sub> | 50 | - | ns | | | Output Valid from Clock Low | T <sub>V</sub> | -<br>-<br>- | 90<br>115<br>180 | ns<br>ns<br>ns | $V_{DD} = 4.5 \text{V to } 5.5 \text{V}$ $V_{DD} = 4.5 \text{V to } 5.5 \text{V (E temp)}$ $V_{DD} = 3.0 \text{V to } 4.5 \text{V}$ | | Output Hold Time | T <sub>HO</sub> | 0 | - | ns | Note | | Output Disable Time | T <sub>DIS</sub> | - | 200 | ns | Note | **Note:** This parameter is periodically sampled and not 100% tested. TABLE 12-5: SPI Interface AC Characteristics NOTES: # 13.0 PACKAGING INFORMATION # 14.1 Package Marking Information Not available at the time of printing. Will be made available after definition of QS9000 compliant standard. # 14.2 Package Details The following sections give the technical details of the packages. © 2000 Microchip Technology Inc. Preliminary DS21291C-page 65 Package Type: 18-Lead Plastic Dual In-line (P) – 300 mil (PDIP) | | Units | Units INCHES* | | | | MILLIMETERS | | | |----------------------------|-------|---------------|------|------|-------|-------------|-------|--| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 18 | | | 18 | | | | Pitch | р | | .100 | | | 2.54 | | | | Top to Seating Plane | Α | .140 | .155 | .170 | 3.56 | 3.94 | 4.32 | | | Molded Package Thickness | A2 | .115 | .130 | .145 | 2.92 | 3.30 | 3.68 | | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | | Shoulder to Shoulder Width | Е | .300 | .313 | .325 | 7.62 | 7.94 | 8.26 | | | Molded Package Width | E1 | .240 | .250 | .260 | 6.10 | 6.35 | 6.60 | | | Overall Length | D | .890 | .898 | .905 | 22.61 | 22.80 | 22.99 | | | Tip to Seating Plane | L | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | | Upper Lead Width | B1 | .045 | .058 | .070 | 1.14 | 1.46 | 1.78 | | | Lower Lead Width | В | .014 | .018 | .022 | 0.36 | 0.46 | 0.56 | | | Overall Row Spacing | eВ | .310 | .370 | .430 | 7.87 | 9.40 | 10.92 | | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | | <sup>\*</sup>Controlling Parameter Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-007 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC) Package Type: | MIN 04 2.36 94 2.24 12 0.10 | 2.31 | 2.64<br>2.39<br>0.30 | |--------------------------------|------------------------------------|-----------------------------------------| | 94 2.24<br>12 0.10 | 1.27<br>3 2.50<br>4 2.31<br>0 0.20 | 2.39 | | 94 2.24<br>12 0.10 | 2.50<br>2.31<br>0 0.20 | 2.39 | | 94 2.24<br>12 0.10 | 2.31 | 2.39 | | 12 0.10 | 0.20 | | | | | 0.30 | | 10.04 | | | | 20 10.01 | 10.34 | 10.67 | | 99 7.39 | 7.49 | 7.59 | | 62 11.33 | 11.53 | 11.73 | | 29 0.25 | 0.50 | 0.74 | | 50 0.41 | 0.84 | 1.27 | | 8 0 | 4 | 8 | | 12 0.23 | 0.27 | 0.30 | | 20 0.36 | 0.42 | 0.51 | | 15 0 | 12 | 15 | | 15 0 | 12 | 15 | | | 12 0.23<br>20 0.36<br>15 0 | 12 0.23 0.27<br>20 0.36 0.42<br>15 0 12 | <sup>\*</sup>Controlling Parameter Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-051 **Preliminary** © 2000 Microchip Technology Inc. DS21291C-page 67 Package Type: 20-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm (TSSOP) | | Units | | INCHES | | MILLIMETERS | | | | |--------------------------|--------|------|--------|------|-------------|-------|-------|--| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 18 | | | 18 | | | | Pitch | р | | .050 | | | 1.27 | | | | Overall Height | Α | .093 | .099 | .104 | 2.36 | 2.50 | 2.64 | | | Molded Package Thickness | A2 | .088 | .091 | .094 | 2.24 | 2.31 | 2.39 | | | Standoff | A1 | .004 | .008 | .012 | 0.10 | 0.20 | 0.30 | | | Overall Width | Е | .394 | .407 | .420 | 10.01 | 10.34 | 10.67 | | | Molded Package Width | E1 | .291 | .295 | .299 | 7.39 | 7.49 | 7.59 | | | Overall Length | D | .446 | .454 | .462 | 11.33 | 11.53 | 11.73 | | | Chamfer Distance | h | .010 | .020 | .029 | 0.25 | 0.50 | 0.74 | | | Foot Length | L | .016 | .033 | .050 | 0.41 | 0.84 | 1.27 | | | Foot Angle | ф | 0 | 4 | 8 | 0 | 4 | 8 | | | Lead Thickness | С | .009 | .011 | .012 | 0.23 | 0.27 | 0.30 | | | Lead Width | В | .014 | .017 | .020 | 0.36 | 0.42 | 0.51 | | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | | <sup>\*</sup>Controlling Parameter Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-051 # **ON-LINE SUPPORT** Microchip provides on-line support on the Microchip World Wide Web (WWW) site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site. # Connecting to the Microchip Internet Web Site The Microchip web site is available by using your favorite Internet browser to attach to: ## www.microchip.com The file transfer site is available by using an FTP service to connect to: ## ftp://ftp.microchip.com The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - · Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - Design Tips - Device Errata - Job Postings - · Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events # **Systems Information and Upgrade Hot Line** The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits. The Hot Line Numbers are: 1-800-755-2345 for U.S. and most of Canada, and 1-480-792-7302 for the rest of the world. 990902 **Trademarks:** The Microchip name, logo, PIC, PICmicro, PICSTART, PICMASTER, PRO MATE and MPLAB are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. *Flex*ROM and *fuzzy*LAB are trademarks and SQTP is a service mark of Microchip in the U.S.A. All other trademarks mentioned herein are the property of their respective companies. # **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-7578. Please list the following information, and use this outline to provide us with your comments about this Data Sheet. | RE: | rediffical r abheations manager | Total Pages Sent | |------|--------------------------------------------------|------------------------------------------------| | From | City / State / ZIP / Country | | | | olication (optional): | | | Wo | uld you like a reply?YN | | | | vice. WCF 2310 | Number: DS21291C | | Que | estions: | | | 1. | What are the best features of this document? | ? | | | | | | 2. | How does this document meet your hardware | e and software development needs? | | | | | | 3. | Do you find the organization of this data shee | et easy to follow? If not, why? | | | | | | 4. | What additions to the data sheet do you think | k would enhance the structure and subject? | | | | | | 5. | What deletions from the data sheet could be | made without affecting the overall usefulness? | | | | | | 6. | Is there any incorrect or misleading information | on (what and where)? | | | | | | 7. | How would you improve this document? | | | 0 | | | | 8. | How would you improve our software, system | ns, and silicon products? | | | | | # MCP2510 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. # **Sales and Support** # **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - 2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277. - 3. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. ## **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. © 2000 Microchip Technology Inc. Preliminary DS21291C-page 71 **NOTES:** | INDEX | Interrupts | 45 | |----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----| | Α | <u>L</u> | | | Acknowledge Error41 | Lenghtening a Bit Period | | | _ | Listen Only Mode | | | <u>B</u> | Loopback Mode | 52 | | BFpctrl - RXnBF Pin Control and Status Register 26 | M | | | Bit Error .41 BIT Modify instruction .59 | Maximum Ratings | 61 | | Bit Modify Instruction | Message Acceptance Filter | | | Bit Timing | Message Acceptance Filters and Masks | | | Bit Timing Configuration Registers | Message Reception | | | Bit Timing Logic | Message Reception Flowchart | | | Bus Activity Wakeup Interrupt45 | Message Transmission | | | Bus Off | Modes of Operation | 51 | | Byte Write instruction | <u>N</u> | | | <u>C</u> | Normal Mode | 52 | | CAN Buffers and Protocol Engine Block Diagram5 | <u>o</u> | | | CAN controller Register Map55 | Oscillator | 49 | | CAN Interface AC characteristics62 | Oscillator Tolerance | 38 | | CAN Protocol Engine | Overload Frame | . 8 | | CANCERI CANCERTE Register 52 | Overview | . 3 | | CANCTRL - CAN Control Register | P | | | CANSTAT - CAN Status Register | Package Types | . 1 | | CNF1 - Configuration Register139 | Packaging Information | | | CNF2 - Configuration Register240 | Phase Buffer Segments | | | CNF3 - Configuration Register340 | Programming Time Segments | | | Configuration Mode | Propagation Segment | | | CRC Error | Protocol Finite State Machine | . 6 | | Crystal/ceramic resonator operation | <u>R</u> | | | Cyclic Redundancy Check 6 | Read Instruction | | | <u>D</u> | Read instruction Diagram | | | DC Characteristics | Read Status Instruction | | | Description | Read Status instruction | | | Device Functionality | Receive Buffers | | | <u>E</u> | Receive Buffers Diagram | | | EFLG - Error Flag Register43 | Receive Interrupt | | | Electrical Characteristics61 | Receive Message Buffering | | | Errata | Receiver Error Passive | | | Error Detection | Receiver Overrun | | | Error Frame 8, 13 Error Interrupt 46 | Receiver Warning | | | Error Management Logic | Register Map | | | Error Modes | Remote Frame | | | Error Modes and Error Counters | Resynchronization | - | | Error States | RXB0BF and RXB1BF Pins | | | Extended Data Frame7 | RXB0CTRL - Receive Buffer 0 Control Register | 24 | | External Clock (osc1) Timing characteristics 62 | RXB1CTRL - Receive Buffer 1 Control Register | 25 | | External Clock Source | RXBnDLC - Receive Buffer n Data Length Code | | | External Series Resonant Crystal Oscillator Circuit 50 | RXBnDm - Receive Buffer n Data Field Byte m | | | <u>F</u> | RXBnEID0 - Receive Buffer n Extended Identifier Low RXBnEID8 - Receive Buffer n Extended Identifier Mid | | | Features | RXBnSIDH - Receive Buffer in Extended identifier Mid RXBnSIDH - Receive Buffer in Standard Identifier High | | | Filter/Mask Truth Table | RXBnSIDL - Receive Buffer in Standard Identifier Low | | | Form Error | RXFnEID0 - Acceptance Filter n Extended Identifier Low | | | Frame Types | RXFnEID8 - Acceptance Filter n Extended Identifier Mid | 31 | | <u>H</u> | RXFnSIDH - Acceptance Filter n Standard Identifier High | 30 | | Hard Synchronization37 | RXFnSIDL - Acceptance Filter n Standard Identifier Low | 31 | | I | RXMnEID0 - Acceptance Filter Mask n Extended Identified | | | Information Processing Time | Low | | | Initiating Message Transmission | RXMnEID8 - Acceptance Filter Mask n Extended Identifier Mid | | | Interframe Space8 | RXMnSIDH - Acceptance Filter Mask n Standard Identifier | | | Interrupt Acknowledge46 | High | 33 | | RXMnSIDL - Acceptance Filter Mask n Standard Identifier | |---------------------------------------------------------| | Low32 | | <u>s</u> | | Sample Point | | Shortening a Bit Period | | Sleep Mode51 | | SPI Interface57 | | SPI Interface Overview57 | | SPI Port AC Characteristics | | Standard Data Frame7 | | Stuff Error41 | | Synchronization | | Synchronization Rules | | Synchronization Segment | | <u>T</u> | | |------------------------------------------------------------|---| | TEC - Transmitter Error Count 42 | 2 | | Time Quanta | ò | | Transmit Interrupt | j | | Transmit Message Aborting | j | | Transmit Message Buffering | j | | Transmit Message Buffers 15 | j | | Transmit Message flowchart | ò | | Transmit Message Priority | j | | Transmitter Error Passive 46 | j | | Transmitter Warning | j | | TXBnCTRL Transmit buffer n Control Register 17 | , | | TXBnDm - Transmit Buffer n Data Field Byte m 20 | ) | | TXBnEID0 - Transmit Buffer n Extended Identifier Low 20 | ) | | TXBnEID8 - Transmit Buffer n Extended Identifier Mid 19 | | | TXBnEIDH - Transmit Buffer n Extended Identifier High . 19 | ) | | TXBnSIDH - Transmit Buffer n Standard Identifier High . 18 | 3 | | TXBnSIDL - Transmit Buffer n Standard Identifier Low 19 | | | TXnRTS Pins | j | | TXRTSCTRL - TXBNRTS Pin Control and | | | Status Register | 3 | | Typical System Implementation 4 | ļ | | <u>w</u> | | | WAKE-up functions | | | Write Instruction 57 | | | MMMM On Line Support | , | #### LIST OF REGISTERS LIST OF FIGURES Figure 1-1: Block Diagram ..... 3 Register 3-1: TXBnCTRL Transmit Buffer n Figure 1-2: Typical System Implementation . . . . . . . 4 Figure 1-3: CAN Buffers and Protocol Engine Register 3-2: TXRTSCTRL - TXnRTS Pin Control and Block Diagram ..... 5 CAN Protocol Engine Block Diagram . . . . 6 Figure 1-4: TXBnSIDH - Transmit Buffer n Register 3-3: Figure 2-1: Standard Data Frame . . . . . . . . . . . . 9 Standard Identifier High. . . . . . . . . . . . . 18 Figure 2-2: Register 3-4: TXBnSIDL - Transmit Buffer n Figure 2-3: Standard Identifier Low . . . . . . . . . . . . . 19 Figure 2-4: Register 3-5: TXBnEID8 - Transmit Buffer n Figure 2-5: Extended Identifier High . . . . . . . . . . 19 Transmit Message Flowchart . . . . . . . . . 16 Figure 3-1: TXBnEID0 - Transmit Buffer n Register 3-6: Figure 4-1: Receive Buffer Block Diagram . . . . . . . . 22 Extended Identifier LOW . . . . . . . . . . . 19 Figure 4-2: Message Reception Flowchart . . . . . . . . 23 Register 3-7: TXBnDLC - Transmit Buffer n Figure 4-3: Message Acceptance Mask and Filter Data Length Code . . . . . . . . . . . . . 20 Register 3-8: TXBnDm - Transmit Buffer n Data Field Byte m . . . . . . . . . . . . 20 Figure 5-1: Figure 5-2: Register 4-1: RXB0CTRL - Receive Buffer 0 Figure 5-3: Control Register . . . . . . . . . . . . . 24 Figure 6-1: Error Modes State Diagram . . . . . . . . 42 Register 4-2: RXB1CTRL - Receive Buffer 1 Figure 8-1: Crystal/Ceramic Resonator Operation . . . 49 Control Register . . . . . . . . . . . . . . . . . 25 Figure 8-2: External Clock Source . . . . . . . . . . 49 Register 4-3: BFPCTRL - RXnBF Pin Control and Figure 8-3: External Series Resonant Crystal Oscillator Status Register . . . . . . . . . . . . . . . . . 26 Register 4-4: RXBnSIDH - Receive Buffer n Figure 11-1: Standard Identifier High. . . . . . . . . . . . 26 Figure 11-2: Read Instruction . . . . . . . . . . . . . . . . . 58 Register 4-5: RXBnSIDL - Receive Buffer n Standard Identifier Low . . . . . . . . . . 27 Figure 11-3: Byte Write Instruction . . . . . . . . . . . . . 58 Figure 11-4: Request To Send Instruction . . . . . . . . 59 Register 4-6: RXBnEID8 - Receive Buffer n Figure 11-5: BIT Modify instruction . . . . . . . . . . . . 59 Extended Identifier Mid . . . . . . . . . 27 Register 4-7: Figure 11-6: Read Status Instruction . . . . . . . . . 59 RXBnEID0 - Receive Buffer n Figure 11-7: RESET Instruction . . . . . . . . . 60 Figure 11-8: SPI Input Timing . . . . . . . . . . . 60 Register 4-8: RXBnDLC - Receive Buffer n Data Length Code . . . . . . . . . . . . . . . . 28 Figure 11-9: Register 4-9: RXBnDM - Receive Buffer n LIST OF TABLES Data Field Byte m . . . . . . . . . . . . 28 Register 4-10: RXFnSIDH - Acceptance Filter n Table 1-1: Pin Descriptions . . . . . . . . . . . . . 4 Standard Identifier High................. 30 Table 4-10: Register 4-11: RXFnSIDL - Acceptance Filter n Table 7-1: Table 10-1: CAN Controller Register Map . . . . . . . . 55 Register 4-12: RXFnEID8 - Acceptance Filter n Table 10-2: Control Register Summary . . . . . . . . . . . 55 Extended Identifier High . . . . . . . . . . . 31 Table 11-1: SPI Instruction Set . . . . . . . . . . . . . . . . . 58 Register 4-13: RXFnEID0 - Acceptance Filter n Table 12-1: Oscillator Timing Characteristics . . . . . 62 Table 12-2: Register 4-14: RXMnSIDH - Acceptance Filter Mask n CAN Interface AC Characteristics . . . . . 62 Table 12-3: Standard Identifier High. . . . . . . . . . . . . 32 Table 12-4: CLKOUT Pin AC/DC Characteristics . . . . 62 RXMnSIDL - Acceptance Filter Mask n Register 4-15: Table 12-5: SPI Interface AC Characteristics . . . . . . 63 Register 4-16: RXMnEID8 - Acceptance Filter Mask n Extended Identifier High . . . . . . . . . . 32 Register 4-17: RXMnEID0 - Acceptance Filter Mask n Register 5-1: CNF1 - Configuration Register1 . . . . . 39 Register 5-2: CNF2 - Configuration Register2 . . . . . 40 Register 5-3: CNF3 - Configuration Register3 . . . . . 40 Register 6-1: TEC - Transmitter Error Counter..... 42 Register 6-2: REC - Receiver Error Counter. . . . . . 42 EFLG - Error Flag Register . . . . . . . . 43 Register 6-3: Table 7-1: Register 7-1: CANINTE - Interrupt Enable Register . . 46 Register 7-2: CANINTF - Interrupt FLAG Register . . . 47 Register 9-1: CANCTRL - CAN Control Register . . . . 52 Register 9-2: CANSTAT - CAN Status Register . . . . 53 # WORLDWIDE SALES AND SERVICE ### **AMERICAS** ## **Corporate Office** Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-786-7200 Fax: 480-786-7277 Technical Support: 480-786-7627 Web Address: http://www.microchip.com #### Atlanta Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307 #### **Boston** Microchip Technology Inc. 5 Mount Royal Avenue Marlborough, MA 01752 Tel: 508-480-9990 Fax: 508-480-8575 ## Chicago Microchip Technology Inc. 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 #### **Dallas** Microchip Technology Inc. 4570 Westgrove Drive, Suite 160 Addison, TX 75248 Tel: 972-818-7423 Fax: 972-818-2924 ### Davton Microchip Technology Inc. Two Prestige Place, Suite 150 Miamisburg, OH 45342 Tel: 937-291-1654 Fax: 937-291-9175 ## Detroit Microchip Technology Inc. Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 ### Los Angeles Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338 # **New York** Microchip Technology Inc. 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335 ### San Jose Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 # **AMERICAS** (continued) #### **Toronto** Microchip Technology Inc. 5925 Airport Road, Suite 200 Mississauga, Ontario L4V 1W1, Canada Tel: 905-405-6279 Fax: 905-405-6253 ### ASIA/PACIFIC ### Hong Kong Microchip Asia Pacific Unit 2101, Tower 2 Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2-401-1200 Fax: 852-2-401-3431 ## Beijing Microchip Technology, Beijing Unit 915, 6 Chaoyangmen Bei Dajie Dong Erhuan Road, Dongcheng District New China Hong Kong Manhattan Building Beijing 100027 PRC Tel: 86-10-85282100 Fax: 86-10-85282104 #### India Microchip Technology Inc. India Liaison Office No. 6, Legacy, Convent Road Bangalore 560 025, India Tel: 91-80-229-0061 Fax: 91-80-229-0062 ### Japan Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa 222-0033 Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 ## Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea Tel: 82-2-554-7200 Fax: 82-2-558-5934 ## Shanghai Microchip Technology Unit B701, Far East International Plaza, No. 317, Xianxia Road Shanghai, 200051 P.R.C Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 ## ASIA/PACIFIC (continued) ## Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore 188980 Tel: 65-334-8870 Fax: 65-334-8850 # Taiwan, R.O.C Microchip Technology Taiwan 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 ## **EUROPE** ## **United Kingdom** 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5858 Fax: 44-118 921-5835 Arizona Microchip Technology Ltd. #### Denmark Microchip Technology Denmark ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 ### France Arizona Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 ## Germany Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 München, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 # Italy Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 Microchip received QS-9000 quality system certification for its worldwide headquarters design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified. All rights reserved. © 2001 Microchip Technology Incorporated. Printed in the USA. 2/01 Information contained in this publication regarding device applications and the like is intended for suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. in the U.S.A. and other countries. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.