

# Low Voltage 2 $\Omega$ SPST Switches

### ADG701/ADG702

#### **FEATURES**

+1.8 V to +5.5 V Single Supply 2  $\Omega$  (Typ) On Resistance Low On-Resistance Flatness -3 dB Bandwidth >200 MHz Rail-to-Rail Operation 6-Lead SOT-23 8-Lead  $\mu$ SOIC Package Fast Switching Times

t<sub>ON</sub> 18 ns t<sub>OFF</sub> 12 ns

Typical Power Consumption (<0.01 μW) TTL/CMOS Compatible

APPLICATIONS
Battery Powered Systems
Communication Systems
Sample Hold Systems

Audio Signal Routing Video Switching

Mechanical Reed Relay Replacement

### FUNCTIONAL BLOCK DIAGRAMS





SWITCHES SHOWN FOR A LOGIC "1" INPUT

### **GENERAL DESCRIPTION**

The ADG701/ADG702 are monolithic CMOS SPST switches. These switches are designed on an advanced submicron process that provides low power dissipation yet high switching speed, low on resistance, low leakage currents and –3 dB bandwidths of greater than 200 MHz can be achieved.

The ADG701/ADG702 can operate from a single +1.8 V to +5.5 V supply making it ideal for use in battery powered instruments and with the new generation of DACs and ADCs from Analog Devices.

As can be seen from the Functional Block Diagrams, with a logic input of "1" the switch of the ADG701 is closed, while that of the ADG702 is open. Each switch conducts equally well in both directions when ON.

The ADG701/ADG702 are available in 6-lead SOT-23 and 8-lead  $\mu$ SOIC packages.

### PRODUCT HIGHLIGHTS

- 1. +1.8 V to +5.5 V Single Supply Operation. The ADG701/ADG702 offer high performance, including low on resistance and fast switching times and is fully specified and guaranteed with +3 V and +5 V supply rails.
- 2. Very Low  $R_{ON}$  (3  $\Omega$  max at 5 V, 5  $\Omega$  max at 3 V). At 1.8 V operation,  $R_{ON}$  is typically 40  $\Omega$  over the temperature range.
- 3. On-Resistance Flatness  $R_{FLAT(ON)}$  (1  $\Omega$  max).
- 4. -3 dB Bandwidth >200 MHz.
- Low Power Dissipation. CMOS construction ensures low power dissipation.
- 6. Fast t<sub>ON</sub>/t<sub>OFF.</sub>
- 7. Tiny 6-Lead SOT-23 and 8-Lead µSOIC.

## $\label{eq:ADG701} \textbf{ADG702-SPECIFICATIONS}^{1} \ \ \ \substack{(V_{DD} \,=\, 5 \ V \,\pm\, 10\%, \ \text{GND} \,=\, 0 \ V. \ \text{All specifications} \, -40^{\circ}\text{C to} \, +85^{\circ}\text{C} \\ \text{unless otherwise noted.})$

| Parameter                                       | B Version<br>+25°C -40°C to +85°C |                                              | Units   | Test Conditions/Comments                                              |  |
|-------------------------------------------------|-----------------------------------|----------------------------------------------|---------|-----------------------------------------------------------------------|--|
|                                                 | 123 C                             | -40 C to 183 C                               | Circs   | Test Conditions/Comments                                              |  |
| ANALOG SWITCH                                   |                                   |                                              |         |                                                                       |  |
| Analog Signal Range                             | _                                 | $0~\mathrm{V}$ to $\mathrm{V}_{\mathrm{DD}}$ | V       |                                                                       |  |
| On Resistance (R <sub>ON</sub> )                | 2                                 |                                              | Ω typ   | $V_{\rm S} = 0 \text{ V to } V_{\rm DD}, I_{\rm S} = -10 \text{ mA};$ |  |
|                                                 | 3                                 | 4                                            | Ω max   | Test Circuit 1                                                        |  |
| On-Resistance Flatness (R <sub>FLAT(ON)</sub> ) | 0.5                               |                                              | Ω typ   | $V_S = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$                  |  |
|                                                 |                                   | 1.0                                          | Ω max   |                                                                       |  |
| LEAKAGE CURRENTS                                |                                   |                                              |         | $V_{DD} = +5.5 \text{ V}$                                             |  |
| Source OFF Leakage I <sub>S</sub> (OFF)         | ±0.01                             |                                              | nA typ  | $V_S = 4.5 \text{ V/1 V}, V_D = 1 \text{ V/4.5 V};$                   |  |
|                                                 | ±0.25                             | ±0.35                                        | nA max  | Test Circuit 2                                                        |  |
| Drain OFF Leakage I <sub>D</sub> (OFF)          | ±0.01                             |                                              | nA typ  | $V_S = 4.5 \text{ V/1 V}, V_D = 1 \text{ V/4.5 V};$                   |  |
|                                                 | ±0.25                             | ±0.35                                        | nA max  | Test Circuit 2                                                        |  |
| Channel ON Leakage ID, IS (ON)                  | ±0.01                             |                                              | nA typ  | $V_S = V_D = 1 \text{ V, or } 4.5 \text{ V;}$                         |  |
| Б 3 (- 4)                                       | ±0.25                             | ±0.35                                        | nA max  | Test Circuit 3                                                        |  |
| DIOUTAL DIDUTE                                  |                                   |                                              |         |                                                                       |  |
| DIGITAL INPUTS                                  |                                   | 0.4                                          |         |                                                                       |  |
| Input High Voltage, V <sub>INH</sub>            |                                   | 2.4                                          | V min   |                                                                       |  |
| Input Low Voltage, V <sub>INL</sub>             |                                   | 0.8                                          | V max   |                                                                       |  |
| Input Current                                   | 0.005                             |                                              |         | *** *** ***                                                           |  |
| I <sub>INL</sub> or I <sub>INH</sub>            | 0.005                             | 101                                          | μA typ  | $V_{IN} = V_{INL}$ or $V_{INH}$                                       |  |
|                                                 |                                   | ±0.1                                         | μA max  |                                                                       |  |
| DYNAMIC CHARACTERISTICS <sup>2</sup>            |                                   |                                              |         |                                                                       |  |
| $t_{ON}$                                        | 12                                |                                              | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                       |  |
|                                                 |                                   | 18                                           | ns max  | $V_S = 3 V$ ; Test Circuit 4                                          |  |
| $t_{ m OFF}$                                    | 8                                 |                                              | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                                       |  |
|                                                 |                                   | 12                                           | ns max  | $V_S = 3 V$ ; Test Circuit 4                                          |  |
| Charge Injection                                | 5                                 |                                              | pC typ  | $V_S = 2 V, R_S = 0 \Omega, C_L = 1 nF;$                              |  |
|                                                 |                                   |                                              |         | Test Circuit 5                                                        |  |
| Off Isolation                                   | -55                               |                                              | dB typ  | $R_L = 50 \Omega, C_L = 5 pF, f = 10 MHz$                             |  |
|                                                 | -75                               |                                              | dB typ  | $R_L = 50 \Omega, C_L = 5 pF, f = 1 MHz;$                             |  |
|                                                 |                                   |                                              |         | Test Circuit 6                                                        |  |
| Bandwidth −3 dB                                 | 200                               |                                              | MHz typ | $R_L = 50 \Omega, C_L = 5 pF;$                                        |  |
|                                                 |                                   |                                              |         | Test Circuit 7                                                        |  |
| $C_{S}$ (OFF)                                   | 17                                |                                              | pF typ  |                                                                       |  |
| $C_D$ (OFF)                                     | 17                                |                                              | pF typ  |                                                                       |  |
| $C_D$ , $C_S$ (ON)                              | 38                                |                                              | pF typ  |                                                                       |  |
| POWER REQUIREMENTS                              |                                   |                                              |         | V <sub>DD</sub> = +5.5 V                                              |  |
|                                                 |                                   |                                              |         | Digital Inputs = $0 \text{ V or } 5 \text{ V}$                        |  |
| $I_{\mathrm{DD}}$                               | 0.001                             |                                              | μA typ  |                                                                       |  |
| -עע                                             | 0.001                             | 1.0                                          | μA max  |                                                                       |  |

### NOTES

-2- REV. A

 $<sup>^{1}</sup>Temperature$  ranges are as follows: B Versions:  $-40^{\circ}C$  to +85°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

 $\label{eq:continuous} \textbf{SPECIFICATIONS}^{1} \text{ (V}_{DD} = 3 \text{ V} \pm 10\%, \text{ GND} = 0 \text{ V}. \text{ All specifications} -40^{\circ}\text{C to} +85^{\circ}\text{C unless otherwise noted.)}$ 

| B Version                                       |            |                         |         |                                                            |
|-------------------------------------------------|------------|-------------------------|---------|------------------------------------------------------------|
| Parameter                                       | +25°C      | -40°C to +85°C          | Units   | Test Conditions/Comments                                   |
| ANALOG SWITCH                                   |            |                         |         |                                                            |
| Analog Signal Range                             |            | $0 \text{ V to V}_{DD}$ | V       |                                                            |
| On Resistance (R <sub>ON</sub> )                | 3.5        | 22                      | Ω typ   | $V_S = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA};$      |
|                                                 | 5          | 6                       | Ω max   | Test Circuit 1                                             |
| On-Resistance Flatness (R <sub>FLAT(ON)</sub> ) | 1.5        |                         | Ω typ   | $V_S = 0 \text{ V to } V_{DD}, I_S = -10 \text{ mA}$       |
| LEAKAGE CURRENTS                                |            |                         |         | $V_{DD} = +3.3 \text{ V}$                                  |
| Source OFF Leakage I <sub>S</sub> (OFF)         | $\pm 0.01$ |                         | nA typ  | $V_S = 3 \text{ V/1 V}, V_D = 1 \text{ V/3 V};$            |
| • • • • • • • • • • • • • • • • • • • •         | ±0.25      | $\pm 0.35$              | nA max  | Test Circuit 2                                             |
| Drain OFF Leakage I <sub>D</sub> (OFF)          | $\pm 0.01$ |                         | nA typ  | $V_S = 3 \text{ V/1 V}, V_D = 1 \text{ V/3 V};$            |
| - '                                             | ±0.25      | $\pm 0.35$              | nA max  | Test Circuit 2                                             |
| Channel ON Leakage ID, IS (ON)                  | ±0.01      |                         | nA typ  | $V_S = V_D = 1 \text{ V, or } 3 \text{ V;}$                |
|                                                 | ±0.25      | ±0.35                   | nA max  | Test Circuit 3                                             |
| DIGITAL INPUTS                                  |            |                         |         |                                                            |
| Input High Voltage, V <sub>INH</sub>            |            | 2.0                     | V min   |                                                            |
| Input Low Voltage, V <sub>INL</sub>             |            | 0.4                     | V max   |                                                            |
| Input Current                                   |            |                         |         |                                                            |
| I <sub>INL</sub> or I <sub>INH</sub>            | 0.005      |                         | μA typ  | $V_{IN} = V_{INL}$ or $V_{INH}$                            |
|                                                 |            | $\pm 0.1$               | μA max  |                                                            |
| DYNAMIC CHARACTERISTICS <sup>2</sup>            |            |                         |         |                                                            |
| $t_{ON}$                                        | 14         |                         | ns typ  | $R_{L} = 300 \Omega, C_{L} = 35 pF$                        |
|                                                 |            | 20                      | ns max  | $V_S = 2 V$ , Test Circuit 4                               |
| t <sub>OFF</sub>                                | 8          |                         | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                            |
|                                                 |            | 13                      | ns max  | $V_S = 2 V$ , Test Circuit 4                               |
| Charge Injection                                | 4          |                         | pC typ  | $V_S = 1.5 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF};$ |
|                                                 |            |                         |         | Test Circuit 5                                             |
| Off Isolation                                   | -55        |                         | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$            |
|                                                 | -75        |                         | dB typ  | $R_L = 50 \Omega, C_L = 5 pF, f = 1 MHz;$                  |
|                                                 |            |                         |         | Test Circuit 6                                             |
| Bandwidth –3 dB                                 | 200        |                         | MHz typ | $R_L = 50 \Omega, C_L = 5 pF;$                             |
| $C_{S}$ (OFF)                                   | 17         |                         | pF typ  | Test Circuit 7                                             |
| $C_{\rm D}$ (OFF)                               | 17         |                         | pF typ  |                                                            |
| $C_D$ , $C_S$ (ON)                              | 38         |                         | pF typ  |                                                            |
| POWER REQUIREMENTS                              |            |                         |         | $V_{DD} = +3.3 \text{ V}$                                  |
| 10 WER RECORDINE                                |            |                         |         | Digital Inputs = 0 V or 3 V                                |
| $I_{\mathrm{DD}}$                               | 0.001      |                         | μA typ  |                                                            |
| 22                                              |            | 1.0                     | μA max  |                                                            |

### NOTES

REV. A -3-

 $<sup>^1</sup> Temperature$  ranges are as follows: B Versions:  $-40\,^{\circ} C$  to +85  $^{\circ} C.$ 

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

### ADG701/ADG702

### ABSOLUTE MAXIMUM RATINGS1

| $(T_A = +25^{\circ}C \text{ unless otherwise noted})$        |
|--------------------------------------------------------------|
| $V_{DD}$ to GND0.3 V to +7 V                                 |
| Analog, Digital Inputs <sup>2</sup> 0.3 V to $V_{DD}$ +0.3 V |
| or 30 mA, Whichever Occurs First                             |
| Continuous Current, S or D                                   |
| Peak Current, S or D 100 mA                                  |
| (Pulsed at 1 ms, 10% Duty Cycle Max)                         |
| Operating Temperature Range                                  |
| Industrial (B Version)40°C to +85°C                          |
| Storage Temperature Range65°C to +150°C                      |
| Junction Temperature +150°C                                  |
| μSOIC Package, Power Dissipation 315 mW                      |
| $\theta_{JA}$ Thermal Impedance                              |
| $\theta_{JC}$ Thermal Impedance                              |
| SOT-23 Package, Power Dissipation 282 mW                     |
| $\theta_{JA}$ Thermal Impedance                              |
| $\theta_{JC}$ Thermal Impedance                              |
| Lead Temperature, Soldering                                  |
| Vapor Phase (60 sec) +215°C                                  |
| Infrared (15 sec) +220°C                                     |
| ESD 2 LV                                                     |

#### NOTES

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

Table I. Truth Table

| ADG701 In | ADG702 In | Switch Condition |
|-----------|-----------|------------------|
| 0         | 1         | OFF              |
| 1         | 0         | ON               |

#### **ORDERING GUIDE**

| Model     | Temperature Range | Brand* | Package Descriptions           | Package Options |
|-----------|-------------------|--------|--------------------------------|-----------------|
| ADG701BRT | −40°C to +85°C    | S3B    | SOT-23 (Plastic Surface Mount) | RT-6            |
| ADG702BRT | −40°C to +85°C    | S4B    | SOT-23 (Plastic Surface Mount) | RT-6            |
| ADG701BRM | −40°C to +85°C    | S3B    | μSOIC (Small Outline)          | RM-8            |
| ADG702BRM | −40°C to +85°C    | S4B    | μSOIC (Small Outline)          | RM-8            |

<sup>\*</sup>Brand = Due to package size limitations, these three characters represent the part number.

### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG701/ADG702 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4- REV. A

<sup>&</sup>lt;sup>2</sup>Overvoltages at IN, S or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

### ADG701/ADG702

### PIN CONFIGURATIONS

8-Lead μSOIC (RM-8)



### 6-Lead Plastic Surface Mount (SOT-23) (RT-6)



### **TERMINOLOGY**

| $\overline{V_{DD}}$   | Most Positive Power Supply Potential.                                                                                                                    |  |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GND                   | Ground (0 V) Reference.                                                                                                                                  |  |  |
| S                     | Source Terminal. May be an input or output.                                                                                                              |  |  |
| D                     | Drain Terminal. May be an input of output.                                                                                                               |  |  |
| IN                    | Logic Control Input.                                                                                                                                     |  |  |
| R <sub>ON</sub>       | Ohmic Resistance Between D and S.                                                                                                                        |  |  |
| R <sub>FLAT(ON)</sub> | Flatness is defined as the difference between the maximum and minimum value of on resistance as measured over the specified analog signal range.         |  |  |
| I <sub>S</sub> (OFF)  | Source Leakage Current with the Switch "OFF."                                                                                                            |  |  |
| I <sub>D</sub> (OFF)  | Drain Leakage Current with the Switch "OFF."                                                                                                             |  |  |
| $I_D, I_S (ON)$       | Channel Leakage Current with the Switch "ON."                                                                                                            |  |  |
| $V_D(V_S)$            | Analog Voltage on Terminals D, S.                                                                                                                        |  |  |
| C <sub>S</sub> (OFF)  | "OFF" Switch Source Capacitance.                                                                                                                         |  |  |
| C <sub>D</sub> (OFF)  | "OFF" Switch Drain Capacitance.                                                                                                                          |  |  |
| $C_D$ , $C_S$ (ON)    | "ON" Switch Capacitance.                                                                                                                                 |  |  |
| t <sub>ON</sub>       | Delay between applying the digital control input and the output switching on. See Test Circuit 4.                                                        |  |  |
| t <sub>OFF</sub>      | Delay between applying the digital control input and the output switching off.                                                                           |  |  |
| Off Isolation         | A measure of Unwanted Signal Coupling<br>Through an "OFF" Switch.                                                                                        |  |  |
| Charge<br>Injection   | A measure of the glitch impulse transferred from the digital input to the analog output during switching.                                                |  |  |
| Bandwidth             | The frequency at which the output is attenuated by -3 dBs.                                                                                               |  |  |
| On Response           | The frequency response of the "ON" switch.                                                                                                               |  |  |
| On Loss               | The voltage drop across the "ON" switch seen on the On Response vs. Frequency plot as how many dBs the signal is away from 0 dB at very low frequencies. |  |  |

REV. A -5-

### **ADG701/ADG702—Typical Performance Characteristics**



Figure 1. On Resistance as a Function of  $V_D$  ( $V_S$ ) Single Supplies



Figure 4. Supply Current vs. Input Switching Frequency



Figure 2. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures  $V_{DD} = 3 \ V$ 



Figure 5. Off Isolation vs. Frequency



Figure 3. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures  $V_{DD} = 5 \ V$ 



Figure 6. On Response vs. Frequency

-6- REV. A

### **Test Circuits**



Test Circuit 1. On Resistance



Test Circuit 2. Off Leakage



Test Circuit 3. On Leakage



Test Circuit 4. Switching Times



Test Circuit 5. Charge Injection



Test Circuit 6. Off Isolation



Test Circuit 7. Bandwidth

### ADG701/ADG702

#### APPLICATIONS INFORMATION

The ADG701/ADG702 belongs to Analog Devices' new family of CMOS switches. This series of general purpose switches have improved switching times, lower on resistance, higher bandwidth, low power consumption and low leakage currents.

### ADG701/ADG702 Supply Voltages

Functionality of the ADG701/ADG702 extends from +1.8 V to +5.5 V single supply, which makes it ideal for battery powered instruments, where important design parameters are power efficiency and performance.

It is important to note that the supply voltage effects the input signal range, the on resistance and the switching times of the part. By taking a look at the typical performance characteristics and the specifications, the effects of the power supplies can be clearly seen.

For  $V_{DD}$  = +1.8 V operation,  $R_{ON}$  is typically 40  $\Omega$  over the temperature range.

### On Response vs. Frequency

Figure 7 illustrates the parasitic components that affect the ac performance of CMOS switches (the switch is shown surrounded by a box). Additional external capacitances will further degrade some performance. These capacitances affect feedthrough, crosstalk and system bandwidth.



Figure 7. Switch Represented by Equivalent Parasitic Components

The transfer function that describes the equivalent diagram of the switch (Figure 7) is of the form (A)s shown below.

$$A(s) = R_T \left[ \frac{s(R_{ON} \ C_{DS}) + 1}{s(R_{ON} \ C_T \ R_T) + 1} \right]$$

where:

$$C_T = C_{LOAD} + C_D + C_{DS}$$
  
 $R_T = R_{LOAD}/(R_{LOAD} + R_{ON})$ 

The signal transfer characteristic is dependent on the switch channel capacitance,  $C_{DS}$ . This capacitance creates a frequency zero in the numerator of the transfer function A(s). Because the switch on resistance is small, this zero usually occurs at high frequencies. The bandwidth is a function of the switch output capacitance combined with  $C_{DS}$  and the load capacitance. The frequency pole corresponding to these capacitances appears in the denominator of A(s).

The dominant effect of the output capacitance, C<sub>D</sub>, causes the pole breakpoint frequency to occur first. Therefore, in order to maximize bandwidth a switch must have a low input and output capacitance and low on resistance. The On Response vs. Frequency plot for the ADG701/ADG702 can be seen in Figure 6.

### Off Isolation

Off isolation is a measure of the input signal coupled through an off switch to the switch output. The capacitance,  $C_{DS}$ , couples the input signal to the output load, when the switch is off, as shown in Figure 8.



Figure 8. Off Isolation Is Affected by External Load Resistance and Capacitance

The larger the value of  $C_{DS}$ , larger values of feedthrough will be produced. The typical performance characteristic graph of Figure 5 illustrates the drop in off-isolation as a function of frequency. From dc to roughly 1 MHz, the switch shows better than -75 dB isolation. Up to frequencies of 10 MHz, the off isolation remains better than -55 dB. As the frequency increases, more and more of the input signal is coupled through to the output. Off-isolation can be maximized by choosing a switch with the smallest  $C_{DS}$  as possible. The values of load resistance and capacitance affect off isolation also, as they contribute to the coefficients of the poles and zeros in the transfer function of the switch when open.

$$A(s) = \left[ \frac{s(R_{LOAD} C_{DS})}{s(R_{LOAD})(C_T) + 1} \right]$$

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm)



### 6-Lead Plastic Surface Mount (SOT-23) (RT-6)



–8– REV. A