## Intel<sup>®</sup> LXT388 ## Dual T1/E1/J1 Transceiver #### **Datasheet** The LXT388 is a dual short haul Pulse Code Modulation (PCM) transceiver for use in both 1.544 Mbps (T1) and 2.048 Mbps (E1) applications. It incorporates four receivers and two transmitters in a single LQFP-100 package. The transmit drivers provide low impedance independent of the transmit pattern and supply voltage variations. The LXT388 transmits shaped waveforms meeting G.703 and T1.102 specifications. The LXT388 meets the latest transmit return loss specifications, such as ETSI ETS-300166. The LXT388 differential receivers provide high noise margin for T1/E1 short-haul operation. In addition, the LXT388 includes two extra receiver/jitter attenuation blocks that can be used for Driver Performance Monitoring (DPM) in the active channels. These blocks can also be used to provide jitter attenuation in the receive and transmit paths simultaneously. Jitter attenuation performance meets the latest international specifications such as CTR12/13. The jitter attenuator was optimized for Synchronous Optical NETwork/Synchronous Digital Hierarchy (SONET/SDH) applications including a 32/64 bit FIFO and a second order DPLL. The LXT388 includes Intel® Hitless Protection Switching (Intel® HPS) feature which helps increase quality of service and eliminates relays in redundancy and 1+1 protection applications. Fast tristate-able drivers and a constant delay jitter attenuator are critical to achieving Intel® HPS. ## **Applications** - SONET/SDH tributary interfaces - Digital cross connects - Public/private switching trunk line interfaces - Microwave transmission systems - M13, E1-E3 MUX ## **Product Features** - Driver Performance Monitor (DPM) - Tx and Rx Jitter Attenuator - Single rail 3.3V supply with 5V tolerant inputs - Superior crystal-less jitter attenuator - Meets ETSI CTR12/13, ITU G.736, G.742, G.823 and AT&T Pub 62411 specifications - Optimized for SONET/SDH applications, meets ITU G.783 mapping jitter specification - Constant throughput delay jitter attenuator - Intel® HPS for 1 to 1 protection without relays - HDB3, B8ZS, or AMI line encoder/decoder - Analog/digital and remote loopback testing functions - LOS per ITU G.775, ETS 300 233 and T1.231 - JTAG Boundary Scan test port per IEEE 1149.1 - 100 pin LQFP package - Low power consumption of 150mW per channel (typical) Order Number: 249269-003 19-Jan-2005 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications. Intel may make changes to specifications and product descriptions at any time, without notice. Intel Corporation may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See <a href="http://www.intel.com/products/processor\_number">http://www.intel.com/products/processor\_number</a> for details. The Intel<sup>®</sup> LXT388 Transceiver may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at <a href="http://www.intel.com">http://www.intel.com</a>. Intel and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2006, Intel Corporation. All Rights Reserved. | 1.0 | Pin A | Assignments and Signal Description | 10 | |-----|-------|--------------------------------------------------|----| | 2.0 | Fund | ctional Description | 20 | | | 2.1 | Initialization | 20 | | | | 2.1.1 Reset Operation | | | | 2.2 | Receiver | | | | | 2.2.1 Loss of Signal Detector | | | | | 2.2.2 Alarm Indication Signal (AIS) Detection | | | | | 2.2.3 In Service Code Violation Monitoring | | | | 2.3 | Transmitter | 23 | | | | 2.3.1 Transmit Pulse Shaping | 24 | | | 2.4 | Line Protection | 25 | | | 2.5 | Driver Failure Monitor | 25 | | | 2.6 | Driver Performance Monitor | 28 | | | 2.7 | Jitter Attenuation | | | | | 2.7.1 Transmit and Receive Jitter Attenuation | | | | 2.8 | Loopbacks | | | | | 2.8.1 Analog Loopback | | | | | 2.8.2 Digital Loopback | | | | | 2.8.3 Remote Loopback | | | | | 2.8.4 Transmit All Ones (TAOS) | | | | 2.9 | Intel, Hitless Protection Switching (Intel, HPS) | | | | 2.10 | Operation Mode Summary | | | | 2.11 | Interfacing with 5V logic | | | | 2.12 | Parallel Host Interface | | | | | 2.12.1 Motorola Interface | | | | | 2.12.2 Intel Interface | | | | 2.13 | Interrupt Handling | | | | | 2.13.1 Interrupt Sources | | | | | 2.13.2 Interrupt Enable | | | | | 2.13.3 Interrupt Clear | | | | 2.14 | Serial Host Mode | 38 | | 3.0 | Regi | ister Descriptions | 39 | | 4.0 | JTA | G Boundary Scan | 46 | | | 4.1 | Overview | 46 | | | 4.2 | Architecture | 46 | | | 4.3 | TAP Controller | 46 | | | 4.4 | JTAG Register Description | 48 | | | | 4.4.1 Boundary Scan Register (BSR) | 49 | | | | 4.4.2 Device Identification Register (IDR) | | | | | 4.4.3 Bypass Register (BYR) | | | | | 4.4.4 Analog Port Scan Register (ASR) | | | | | 4.4.5 Instruction Register (IR) | 52 | | 5.0 | Tes | t Specifications | 54 | |---------|-----|----------------------------------------------------------------------|----| | | 5.1 | Recommendations and Specifications | 76 | | 6.0 | Med | chanical Specifications | 77 | | | 6.1 | Top Label Markings | | | 7.0 | Pro | duct Ordering Information | | | Figures | S | | | | | 1 | LXT388 Block Diagram | 9 | | | 2 | LXT388 Low-Profile Quad Flate Package (LQFP) 100 Pin Assignments and | | | | | Package Markings | 10 | | | 3 | Pullup Resistor to RESET | | | | 4 | 50% AMI Encoding | 24 | | | 5 | External Transmit/Receive Line Circuitry | 27 | | | 6 | Driver Performance Monitoring | 28 | | | 7 | Jitter Attenuator Loop | 30 | | | 8 | Transmit and Receive Jitter Attenuation | 31 | | | 9 | Analog Loopback | 32 | | | 10 | Digital Loopback | 32 | | | 11 | Remote Loopback | 33 | | | 12 | TAOS Data Path | 33 | | | 13 | TAOS with Digital Loopback | 34 | | | 14 | TAOS with Analog Loopback | 34 | | | 15 | Serial Host Mode Timing | 38 | | | 16 | LXT388 JTAG Architecture | 46 | | | 17 | JTAG State Diagram | 48 | | | 18 | Analog Test Port Application | 53 | | | 19 | Transmit Clock Timing Diagram | 60 | | | 20 | Receive Clock Timing Diagram | 61 | | | 21 | JTAG Timing | 62 | | | 22 | Non-Multiplexed Intel Mode Read Timing | 63 | | | 23 | Multiplexed Intel Read Timing | | | | 24 | Non-Multiplexed Intel Mode Write Timing | 65 | | | 25 | Multiplexed Intel Mode Write Timing | | | | 26 | Non-Multiplexed Motorola Mode Read Timing | 67 | | | 27 | Multiplexed Motorola Mode Read Timing | | | | 28 | Non-Multiplexed Motorola Mode Write Timing | | | | 29 | Multiplexed Motorola Mode Write Timing | | | | 30 | Serial Input Timing | | | | 31 | Serial Output Timing | | | | 32 | E1, G.703 Mask Templates | | | | 33 | T1, T1.102 Mask Templates | | | | 34 | Jitter Tolerance Performance | | | | 35 | Jitter Transfer Performance | | | | 36 | Output Jitter for CTR12/13 applications | | | | 37 | Low Quad Flat Package (LQFP) Dimensions | | | | 38 | Sample LQFP Package – Intel® DJLXT388LE Transceiver | 78 | | | 39 | ceiver78 | rans | |---------------|----|------------------------------------------------------------------------|------| | | 40 | Ordering Information Matrix – Sample | 80 | | | | · | | | <b>Tables</b> | | | | | | 1 | Assignments and Signal Descriptions - Power and N/C | 11 | | | 2 | Pin Assignments and Signal Descriptions - Digital Interface | | | | 4 | Pin Assignments and Signal Descriptions - JTAG Port | 15 | | | 3 | Pin Assignments and Signal Descriptions - Analog Interface | 15 | | | 5 | Pin Assignments and Signal Descriptions - Microprocessor/Configuration | | | | 6 | Line Length Equalizer Inputs | | | | 7 | Jitter Attenuation Specifications | | | | 8 | Operation Mode Summary | 34 | | | 9 | Microprocessor Parallel Interface Selection | | | | 10 | Serial and Parallel Port Register Addresses | 39 | | | 11 | Register Bit Names | 39 | | | 12 | ID Register, ID (00H) | | | | 13 | Analog Loopback Register, ALOOP (01H) | 41 | | | 14 | Remote Loopback Register, RLOOP (02H) | 41 | | | 15 | TAOS Enable Register, TAOS (03H) | 41 | | | 16 | LOS Status Monitor Register, LOS (04H) | 41 | | | 17 | DFM Status Monitor Register, DFM (05H) | 41 | | | 18 | LOS Interrupt Enable Register, LIE (06H) | 42 | | | 19 | DFM Interrupt Enable Register, DIE (07H) | | | | 20 | LOS Interrupt Status Register, LIS (08H) | | | | 21 | DFM Interrupt Status Register, DIS (09H) | | | | 22 | Software Reset Register, RES (0AH) | | | | 23 | Reserved (0BH) | | | | 24 | Digital Loopback Register, DL (0CH) | | | | 25 | LOS/AIS Criteria Register, LCS (0DH) | | | | 26 | Automatic TAOS Select Register, ATS (0EH) | | | | 27 | Global Control Register, GCR (0FH) | | | | 28 | Pulse Shaping Indirect Address Register, PSIAD (10H) | | | | 29 | Pulse Shaping Data Register, PSDAT (11H) | | | | 30 | Output Enable Register, OER (12H) | | | | 31 | AIS Status Monitor Register, AIS (13H) | | | | 32 | AIS Interrupt Enable Register, AISIE (14H) | | | | 33 | AIS Interrupt Status Register, AISIS (15H) | | | | 34 | TAP State Description | | | | 35 | Boundary Scan Register (BSR) | | | | 36 | Device Identification Register (IDR) | | | | 37 | Analog Port Scan Register (ASR) | | | | 38 | Instruction Register (IR) | | | | 39 | Absolute Maximum Ratings | | | | 40 | Recommended Operating Conditions | | | | 41 | DC Characteristics | | | | 42 | E1 Transmit Transmission Characteristics | | | | 43 | E1 Receive Transmission Characteristics | | | | 44 | T1 Transmit Transmission Characteristics | ɔ / | ## Intel® LXT388 — Dual T1/E1/J1 Transceiver | 45 | T1 Receive Transmission Characteristics | | |----|-----------------------------------------------|----| | 46 | Jitter Attenuator Characteristics | 59 | | 47 | Analog Test Port Characteristics | 60 | | 48 | Transmit Timing Characteristics | 60 | | 49 | Receive Timing Characteristics | 61 | | 50 | Intel Mode Read Timing Characteristics | | | 51 | JTAG Timing Characteristics | | | 52 | Intel Mode Write Timing Characteristics | 64 | | 53 | Motorola Bus Read Timing Characteristics | | | 54 | Motorola Mode Write Timing Characteristics | 68 | | 55 | Serial I/O Timing Characteristics | 70 | | 56 | Transformer Specifications3 | 71 | | 58 | T1.102 1.544 Mbit/s Pulse Mask Specifications | | | 57 | G.703 2.048 Mbit/s Pulse Mask Specifications | | | 59 | Product Ordering Information | | | | | | # **Revision History** | Revision | Date | Description | | | |----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | -003 | 19-Jan-2006 | Modified Figure 2 "LXT388 Low-Profile Quad Flate Package (LQFP) 100<br>Pin Assignments and Package Markings" on page 9. | | | | | | Added Section 6.1, "Top Label Markings" on page 77. | | | | | | Added Section 7.0, "Product Ordering Information" on page 78. | | | | -002 | 02/12/01 | Figure 2, changed pin 70 from TCK to TDI. Figure 2, changed pin 71 from GND to TCK. Moved Product Features from page 9 to page 1. Added Intel® to page 1, 3, and 35. | | | | -001 | | Initial release. | | | Figure 1. LXT388 Block Diagram ## 1.0 Pin Assignments and Signal Description Figure 2. LXT388 Low-Profile Quad Flate Package (LQFP) 100 Pin Assignments and Package Markings ## Figure 2. LXT388 Low-Profile Quad Flate Package (LQFP) 100 Pin Assignments and Package Markings FPO # Identifies the Finish Process Order. ## Table 1. Assignments and Signal Descriptions - Power and N/C | 5, 7, 10, 11, 65, 66, 74 4, 6, 8, 9, 67, 68, 75, TVCC S Power Supply. Connect all pins to power supply ground. Power Supply. Connect all pins to +3.3 volt power supply Transmit Driver Power Supply. Power supply pins for the output drivers. be connected to either a 3.3V or 5V power supply. Refer to "Transmitter" of details. Transmit Driver Power Supply. Power supply pin for the port 0 output drivers can be connected to either a 3.3V or 5V power supply. Refer to the Transmit description. | on page 23 for iver. TVCC pins | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | 67, 68, 75, TVCC | on page 23 for iver. TVCC pins | | - TVCC S be connected to either a 3.3V or 5V power supply. Refer to "Transmitter" of details. Transmit Driver Power Supply. Power supply pin for the port 0 output driver can be connected to either a 3.3V or 5V power supply. Refer to the Transmit Driver Power Supply. Refer to the Transmit Driver Power Supply. Refer to the Transmit Driver Power Supply. Refer to the Transmitter" of details. | on page 23 for iver. TVCC pins | | 26 TVCC0 S can be connected to either a 3.3V or 5V power supply. Refer to the Transr | iver. TVCC pins<br>mitter | | | | | 29 TGND0 S Transmit Driver Ground. Ground pin for the output driver. | | | 32 TGND1 S Transmit Driver Ground. | | | Transmit Driver Power Supply. Power supply pin for the port 1 output drive can be connected to either a 3.3V or 5V power supply. Refer to the Transmit Driver Power Supply. Refer to the Transmit Driver Power Supply. Power supply. Refer to the Transmit Driver Power Supply. | | | Transmit Driver Power Supply. Power supply pin for the port 0 output drive can be connected to either a 3.3V or 5V power supply. Refer to the Transmit description. | er. TVCC pins<br>mitter | | 39 40 N/C Not Connected. These pins must be left open for normal operation. | | | 41 TGND2 S Transmit Driver Ground. | | | 44 TGND3 S Transmit Driver Ground. | | | 45 N/C Not Connected. These pins must be left open for normal operation. | | | Transmit Driver Power Supply. Power supply pin for the port 1 output drive can be connected to either a 3.3V or 5V power supply. Refer to the Transmit description. | | | 50 N/C NC Not Connected. These pins must be left open for normal operation. | | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 2. Pin Assignments and Signal Descriptions - Digital Interface | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | | | | | | | |---------------|--------|------------------|-----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--| | 12 | TCLK1 | DI | Transm | Transmit Clock. | | | | | | | 13 | TPOS1/ | DI | Transm | Transmit Positive Data. | | | | | | | 13 | TDATA1 | DI | Transm | it Data. | | | | | | | 14 | TNEG1/ | DI | Transm | it Negative Da | ita. | | | | | | 1-7 | UBS1 | DI | Unipola | r/Bipolar Sele | ect. | | | | | | 15 | RCLK1 | DO | Receive | Clock. | | | | | | | 16 | RPOS1/ | DO | Receive | Positive Data | a. | | | | | | 10 | RDATA1 | DO | Receive | Data. | | | | | | | 17 | RNEG1/ | DO | Receive | Receive Negative Data. | | | | | | | .,, | BPV1 | DO | Bipolar | Bipolar Violation Detect. | | | | | | | 18 | LOS1 | DO | Loss of Signal. | | | | | | | | | TCLKO | TCLK0 DI | TCLK0 DI | | high Z m | node. If TCLK i<br>and the trans | edge of TCLK. If TCLK is Low, the output drives High for more than 16 clock cycles the pulmit output pulse widths are determined by the Operating Mode | se shaping circuit is | | | | | | | | | Clocked | Normal operation | | | | | | | | | | | Н | TAOS (if MCLK supplied) | | | 19 | | | | | Н | Disable transmit pulse shaping (when MCLK is not available) | | | | | | | | | L | Driver outputs enter tri-state | | | | | | | | | device b | y leaving trans<br>ave all outputs | disabled, it is possible to overheat and dame it inputs high continuously. For example a high until it is programmed. To prevent this TCLK or MCLK. Another solution is to set or | a programmable ASIC clock one of these | | | | DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 2. Pin Assignments and Signal Descriptions - Digital Interface (Continued) | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | | | Description | | | |---------------|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--| | 20 | TPOS0/<br>TDATA0 | DI<br>DI | pulse whereas<br>Unipolar Mode<br>When TNEG/ | a. pative Data. plar Select. are active high s TNEG indicate UBS is pulled | n NRZ inputs. TPOS indicates<br>ates the transmission of a neg<br>High for more than 16 consec<br>unipolar mode, B8ZS/HDB3 o | cutive TCLK clock cycles, | | | 21 | TNEG0/<br>UBS0 | DI<br>DI | determined by (software mod | the CODEN de). | | e CODEN bit in the GCR register | | | 22 | RCLK0 | DO | Receive Clock. Normal Mode: This pin provides the recovered clock from the signal received at RTIP and RRING. Under LOS conditions there is a transition from RCLK signal (derived from the recovered data) to MCLK signal at the RCLK output. Data Recovery Mode: If MCLK is High, the clock recovery circuit is disabled and RPOS and RNEG are internally connected to an EXOR that is fed to the RCLK output for external clock recovery applications. RCLK will be in high impedance state if the MCLK pin is Low. | | | | | N.C.: Not Connected. Table 2. Pin Assignments and Signal Descriptions - Digital Interface (Continued) | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | |---------------|----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Receive Positive. | | | | | Receive Data. | | | | | Receive Negative Data. | | | | | Bipolar Violation Detect. | | | RPOS0/ | DO | Bipolar Mode: | | 23 | RDATA0 | DO | In clock recovery mode these pins act as active high bipolar non return to zero (NRZ) receive signal outputs. A High signal on RPOS corresponds to receipt of a positive pulse on RTIP/RRING. A High signal on RNEG corresponds to receipt of a negative pulse on RTIP/RRING. These signals are valid on the falling or rising edges of RCLK depending on the CLKE input. | | | | | In Data recovery Mode these pins act as RZ data receiver outputs. The output polarity is selectable with CLKE (Active High output polarity when CLKE is High and Active Low Polarity when CLKE is Low). | | | | | RPOS and RNEG will go to the high impedance state when the MCLK pin is Low. | | | | | <u>Unipolar Mode:</u> | | 24 | RNEG0/<br>BPV0 | DO<br>DO | In uni-polar mode, the LXT388 asserts BPV High if any in-service Line Code Violation is detected. RDATA acts as the receive data output. | | | 2 | | Hardware Mode: During a LOS condition, RPOS and RNEG will remain active. | | | | | Host Mode: RPOS and RNEG will either remain active or insert AIS into the receive path. Selection is determined by the RAISEN bit in the GCR register. | | 25 | LOS0 | DO | Loss of Signal. LOS goes High to indicate a loss of signal, i.e. when the incoming signal has no transitions for a specified time interval. The LOS condition is cleared and the output pin returns to Low when the incoming signal has sufficient number of transitions in a specified time interval. see "Loss of Signal Detector" on page 22 | | 51 | LOS3 | D<br>DO | Loss of Signal. | | | RNEG3/ | DO | Receive Negative Data. | | 52 | BPV3 | DO | Bipolar Violation Detect. | | | RPOS3/ | DO | Receive Positive Data. | | 53 | RDATA3 | DO | Receive Data. | | 54 | RCLK3 | DO | Receive Clock. | | | TNEG3/ | DI | Transmit Negative Data. | | 55 | UBS3 | DI | Unipolar/Bipolar Select. | | | TPOS3/ | DI | Transmit Positive Data. | | 56 | TDATA3 | DI | Transmit Data. | | 57 | TCLK3 | DI | Transmit Clock. | | 58 | LOS2 | DO | Loss of Signal. | | J0 | | | - | | 59 | RNEG2/ | DO | Receive Negative Data. | | | BPV2 | DO | Bipolar Violation Detect. | | 60 | RPOS2/ | DO | Receive Positive Data. | | | RDATA2 | DO | Receive Data. | | 61 | RCLK2 | DO | Receive Clock. | | 62 | TNEG2/ | DI | Transmit Negative Data. | | | UBS2 | DI | Unipolar/Bipolar Select. | | : | | | | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; Al: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 2. Pin Assignments and Signal Descriptions - Digital Interface (Continued) | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | |---------------|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62 | TPOS2/ | DI | Transmit Positive Data. | | 63 | 63 TDATA2 DI | | Transmit Data. | | 64 | TCLK2 | DI | Transmit Clock. | | 78 | MCLK | DI | Master Clock. MCLK is an independent, free-running reference clock. It's frequency should be 1.544 MHz for T1 operation and 2.048 MHz for E1 operation. This reference clock is used to generate several internal reference signals: Timing reference for the integrated clock recovery unit Timing reference for the integrated digital jitter attenuator Generation of RCLK signal during a loss of signal condition Reference clock during a blue alarm transmit all ones condition Reference timing for the parallel processor wait state generation logic MCLK is High, the PLL clock recovery circuit is disabled. In this mode, the LXT388 operates as simple data receiver. MCLK is Low, the complete receive path is powered down and the output pins RCLK, RPOS and RNEG are switched to Tri-state mode. MCLK is not required if LXT388 is used as a simple analog front-end without clock recovery and jitter attenuation. Note that wait state generation via RDY/ACK is not available if MCLK is not provided. | | 100 | RESET | DI | Reset Input. (Added in Revision B1) In either hardware mode or software mode, setting RESET low will begin to initialize the LXT388 and freeze the device until set high. One microsecond after setting RESET high, initialization will complete and the LXT388 will be ready for normal operation. Only revision B1 requires a pull up resistor to VCC at this pin between 1 and 10 kohms in value. It is necessary to retain the pull up resistor for other revisions. Please refer to the section on Reset Operation for more information. | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 3. Pin Assignments and Signal Descriptions - Analog Interface | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | |---------------|--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | TTIP0 | AO | Transmit Tip. Transmit Ring. These pins are differential line driver outputs. TTIP and TRING will be in high impedance state if the TCLK pin is Low or the OE pin is Low. In software mode, TTIP and TRING can be tristated on a port-by-port basis by writing a '1' to the OEx bit in the Output Enable Register (OER). | | 28 | TRING0 | AO | | | 30 | RTIP0 | AI | Receive Tip. Receive Ring. These pins are the inputs to the differential line receiver. Data and clock are recovered and output on the RPOS/RNEG and RCLK pins. | | 31 | RRING0 | AI | | | 33 | TRING1 | AO | Transmit Ring. Transmit Tip. | | 34 | TTIP1 | AO | | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 3. Pin Assignments and Signal Descriptions - Analog Interface (Continued) | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | |---------------|--------|------------------|---------------| | 36 | RRING1 | Al | Receive Ring. | | 37 | RTIP1 | Al | Receive Tip. | | 42 | RTIP2 | Al | Receive TIP. | | 43 | RRING2 | Al | Receive Ring. | | 48 | RRING3 | Al | Receive Ring. | | 49 | RTIP3 | Al | Receive Tip. | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 4. Pin Assignments and Signal Descriptions - JTAG Port | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | |---------------|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 76 | AT2 | AO | JTAG Analog Output Test Port 2. | | 77 | AT1 | Al | JTAG Analog Input Test Port 1. | | 72 | TRST | | JTAG Controller Reset. Input is used to reset the JTAG controller. TRST is pulled up internally and may be left disconnected. | | 71 | TMS | DI | <b>JTAG Test Mode Select.</b> Used to control the test logic state machine. Sampled on rising edge of TCK. TMS is pulled up internally and may be left disconnected. | | 69 | TCK | DI | JTAG Clock. Clock input for JTAG. Connect to GND when not used. | | 73 | TDO | DO | JTAG Data Output. Test Data Output for JTAG. Used for reading all serial configuration and test data from internal test logic. Updated on falling edge of TCK. | | 70 | TDI | DI | JTAG Data Input. Test Data input for JTAG. Used for loading serial instructions and data into internal test logic. Sampled on rising edge of TCK. TDI is pulled up internally and may be left disconnected. | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 5. Pin Assignments and Signal Descriptions - Microprocessor/Configuration | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | | | |---------------|----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | MOT/INTL/<br>CODEN | DI<br>DI | Motorola/Intel/Codec Enable Select. Host Mode: When Low, the host interface is configured for Motorola microcontrollers. When High, the host interface is configured for Intel microcontrollers. Hardware Mode: This pin determines the line encode/decode selection when in unipolar mode: When Low, B8ZS/HDB3 encoders/decoders are enabled for T1/E1 respectively. When High, enables AMI encoder/decoder (transparent mode). | | | | 2 | R / W/<br>RD/<br>LEN1 | DI<br>DI<br>DI | Read/Write (Motorola Mode). Read Enable (Intel mode). Line Length Equalizer (Hardware Mode). Host Mode This pin functions as the read/write signal in Motorola mode and as the Read Enable in Intel mode. Hardware Mode This pin determines the shape and amplitude of the transmit pulse. Refer to Table 6. | | | | 3 | DS/<br>WR/<br>SDI/<br>LEN0 | DI<br>DI<br>DI | Data Strobe (Motorola Mode). Write Enable (Intel mode). Serial Data Input (Serial Mode). Line Length Equalizer (Hardware Mode). Host Mode This pin acts as data strobe in Motorola mode and as Write Enable in Intel mode. In serial mode this pin is used as Serial Data Input. Hardware Mode This pin determines the shape and amplitude of the transmit pulse. Refer to Table 6. | | | | 79 | MODE | DI | Mode Select. This pin is used to select the operating mode of the LXT386. In Hardware Mode, the parallel processor interface is disabled and hardwired pins are used to control configuration and report status. In Parallel Host Mode, the parallel port interface pins are used to control configuration and report status. In Serial Host Mode the serial interface pins: SDI, SDO, SCLK and CS are used MODE Operating Mode L Hardware Mode H Parallel Host Mode Vcc/2 Serial Host Mode For Serial Host Mode, the pin should connected to a resistive divider consisting of two 10 kΩ resistors across Vcc and Ground. | | | | 80 | ĪNT | DO | Interrupt. This active Low, maskable, open drain output requires an external 10k pull up resistor. If the corresponding interrupt enable bit is enabled, INT goes Low to flag the host when the <i>LXT388</i> changes state (see details in the interrupt handling section). The microprocessor INT input should be set to level triggering. | | | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 5. Pin Assignments and Signal Descriptions - Microprocessor/Configuration | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | | | Description | | | |---------------|------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--| | 81 | ACK/<br>RDY/<br>SDO | DO<br>DO<br>DO | Data Transfer acknowledge (Motorola Mode). Ready (Intel mode). Serial Data Output (Serial Mode). Motorola Mode A Low signal during a databus read operation indicates that the information is valid. A Low signal during a write operation acknowledges that a data transfer into the addressed register has been accepted (acknowledge signal). Wait states only occur if a write cycle immediately follows a previous read or write cycle (e.g. read modify write). Intel Mode A High signal acknowledges that a register access operation has been completed (Ready Signal). A Low signal on this pin signals that a data transfer operation is in progress. The pin goes tristate after completion of a bus cycle. Serial Mode If CLKE is High, SDO is valid on the rising edge of SCLK. If CLKE is Low, SDO is valid on the falling edge of SCLK. This pin goes into high Z state during a serial port write access. | | | | | | 82 | ALE/<br>SCLK/<br>AS/<br>LEN2 | DI<br>DI<br>DI | the falling edge of SCLK. This pin goes into high Z state during a serial port write access. Address Latch Enable (Host Mode). Shift Clock (Serial Mode). Address Strobe (Motorola Mode). Line Length Equalizer (Hardware Mode). Host Mode The address on the multiplexed address/data bus is clocked into the device with the falling edge of ALE. In serial Host mode this pin acts as serial shift clock. In Motorola mode this pin acts a an active Low address strobe. Hardware Mode This pin determines the shape and amplitude of the transmit pulse in transceivers 0 and 1. It also determines the receiver setting (T1 or E1) in all the receivers. Please refer to Table 6 on page 25. | | | | | | 83 | OE | DI | Output Driver Enable. If this pin is asserted Low all analog driver outputs immediately enter a high impedance mode to support redundancy applications without external mechanical relays. All other internal circuitry stays active. In software mode, TTIP and TRING can be tristated on a port-by-port basis by writing a '1' to the OEx bit in the Output Enable Register (OER). | | | | | | 84 | CLKE | DI | Clock Edge Select. In clock recovery mode, setting CLKE High causes RDATA or RPOS and RNEG to be valid on the falling edge of RCLK and SDO to be valid on the rising edge of SCLK. Setting CLKE Low makes RDATA or RPOS and RNEG to be valid on the rising edge of RCLK and SDO to be valid on the falling edge of SCLK. In Data recovery Mode, RDATA or RPOS/RNEG are active High output polarity when CLKE is High and active low polarity when CLKE is Low. CLKE RPOS/RNEG SDO Low RCLK SCLK High RCLK SCLK | | | | | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 5. Pin Assignments and Signal Descriptions - Microprocessor/Configuration | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | Description | |----------------------------|----------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 89<br>88<br>87<br>86<br>85 | A4<br>A3<br>A2<br>A1<br>A0 | DI<br>DI<br>DI<br>DI | Address Select Inputs. Host Mode In non-multiplexed host mode, these pins function as non-multiplexed address pins. In multiplexed host mode, these pins must be connected to Ground. Hardware Mode These pins must be grounded. | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 5. Pin Assignments and Signal Descriptions - Microprocessor/Configuration | Pin #<br>LQFP | Symbol | I/O <sup>1</sup> | | | Description | | | |---------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--| | | D0/LOOP0 D1/LOOP1 D2/LOOP2 D3/LOOP3 D4/DLOOP1 D6/DLOOP1 D6/DLOOP2 D7/DLOOP3 | DI/O<br>DI/O<br>DI/O<br>DI/O<br>DI/O<br>DI/O<br>DI/O | Host Mode: When a non-m directional 8-bi When a multipl directional 8-bi In serial Mode, Hardware Mod In hardware mod according to th During remote RTIP and RRIN recovery mode In analog local | ultiplexed microt t data port. lexed microprot t data and add D0-7 should be: ode, these pinse table below. loopback mod NG is looped a t, the pulse ten loopback mod TTIP and TRII | allel Data bus. coprocessor interface is selected, incessor interface is selected, incess inputs A0 -A7. be grounded. s control the operation of transe, data on TPOS and TNEG is | sceivers 0, 1 and receivers 2, 3 s ignored and data received on TIP and TRING. Note: in data while in a remote loopback. | | | | | In digital local loopback mode, data received on TCLK/TPOS/TNEG is digitally looped back to RCLK/RPOS/RNEG. Figure 9 through Figure 14 illustrate the different loopback modes. Note: When these inputs are left open, they stay in a high impedance state. Therefore, the layout design should not route signals with fast transitions near the LOOP pins. This practice will minimize capacitive coupling. | | | | | | | 99 | MUX | DI | | parallel host ir | nterface operates in non-multi | plexed mode. When High the ardware mode tie this unused | | | 98 | 98 CS/ DI<br>JASEL DI | | Chip Select/Jitter Attenuator Select. Host Mode This active Low input is used to access the serial/parallel interface. For each read or w operation, CS must transition from High to Low, and remain Low. Hardware Mode This input determines the Jitter Attenuator position in the data path. | | | | | | | | | L H Z | Transmit pa<br>Receive pa<br>Disabled | | | | <sup>1.</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. ## 2.0 Functional Description The LXT388 is a fully integrated dual line interface unit designed for T1 1.544 Mbps and E1 2.048 Mbps short haul applications. It features two complete transceivers and two additional receiver and jitter attenuation blocks. These block allow the LXT388 to work as a quad T1/E1 receiver with jitter attenuation. Alternatively, these blocks can be used for Driver Performance Monitoring (DPM) in the transceiver channel. They can also be used for jitter attenuation in the receive and transmit paths simultaneously as discussed in "Driver Performance Monitoring" on page 28. Each transceiver front end interfaces with four lines, one pair for transmit, one pair for receive. These two lines comprise a digital data loop for full duplex transmission. The LXT388 can be controlled through hard-wired pins or by a microprocessor through a serial or parallel interface (Host mode). The transmitter timing reference is TCLK, and the receiver reference clock is MCLK. The LXT388 is designed to operate without any reference clock when used as an analog front-end (line driver and data recovery). MCLK is mandatory if the on chip clock recovery capability is used. All four clock recovery circuits share the same reference clock defined by the MCLK input signal. ## 2.1 Initialization During power up, the transceiver remains static until the power supply reaches approximately 60% of VCC. During power-up, an internal reset sets all registers to their default values and resets the status and state machines for the LOS. ## 2.1.1 Reset Operation With revision B1, no-connect pin 100 converted to the RESET pin. Only revision B1 requires a pull up resistor to VCC at pin 100 in the LQFP package as shown in Figure 3. There are two methods of resetting the LXT388: - Override Reset Setting the RESET pin low in either hardware mode or host mode. Until the RESET pin returns high, the LXT388 remains frozen and will not function. Once the RESET pin has returned high, the LXT388 will operaate normally. Override Reset changes all the internal registers to their default values. - 2. Software Reset Writing to the RES reset register initiates a 1microsecond reset cycle, except in Intel non-multiplexed mode. In Intel non-multiplexed mode, the reset cycle takes 2 microseconds. Please refer to Host Mode section for more information. This operation changes all LXT388 registers to their default values. Figure 3. Pullup Resistor to RESET ## 2.2 Receiver The four receivers in the LXT388 are identical. The following paragraphs describe the operation of one. The twisted-pair input is received via a 1:2 step down transformer. Positive pulses are received at RTIP, negative pulses at RRING. Recovered data is output at RPOS and RNEG in the bipolar mode and at RDATA in the unipolar mode. The recovered clock is output at RCLK. RPOS/RNEG validation relative to RCLK is pin selectable using the CLKE pin. The receive signal is processed through the peak detector and data slicers. The peak detector samples the received signal and determines its maximum value. A percentage of the peak value is provided to the data slicers as a threshold level to ensure optimum signal-to-noise ratio. For DSX-1 applications (line length inputs LEN2-0 from 011 to 111) the threshold is set to 70% (typical) of the peak value. This threshold is maintained above the specified level for up to 15 successive zeros over the range of specified operating conditions. For E1 applications (LEN2-0 = 000), the threshold is set to 50% (typical). The receiver is capable of accurately recovering signals with up to 12 dB of attenuation (from 2.4 V), corresponding to a received signal level of approximately 500 mV. Maximum line length is 1500 feet of ABAM cable (approximately 6 dB of attenuation). Regardless of received signal level, the peak detectors are held above a minimum level of 0.150 V (typical) to provide immunity from impulsive noise. After processing through the data slicers, the received signal goes to the data and timing recovery section. The data and timing recovery circuits provide an input jitter tolerance better than required by Pub 62411 and ITU G.823, as shown in Test Specifications, Figure 34. Depending on the options selected, recovered clock and data signals may be routed through the jitter attenuator, through the B8ZS/HDB3/AMI decoder, and may be output to the framer as either bipolar or unipolar data. ## 2.2.1 Loss of Signal Detector The loss of signal detector in the LXT388 uses a dedicated analog and digital loss of signal detection circuit. It is independent of its internal data slicer comparators and complies to the latest ITU G.775 and ANSI T1.231 recommendations. Under software control, the detector can be configured to comply to the ETSI ETS 300 233 specification (LACS Register). In hardware mode, the LXT388 supports LOS per G.775 for E1 and ANSI T1.231 for T1 operation. The receiver monitor loads a digital counter at the RCLK frequency. The counter is incremented each time a zero is received, and reset to zero each time a one (mark) is received. Depending on the operation mode, a certain number of consecutive zeros sets the LOS signal. The recovered clock is replaced by MCLK at the RCLK output. When the LOS condition is cleared, the LOS flag is reset and another transition replaces MCLK with the recovered clock at RCLK. RPOS/RNEG will reflect the data content at the receiver input during the entire LOS detection period for that channel. #### 2.2.1.1 E1 Mode In G.775 mode a loss of signal is detected if the signal is below 200mV (typical) for 32 consecutive pulse intervals. When the received signal reaches 12.5% ones density (4 marks in a sliding 32-bit period) with no more than 15 consecutive zeros and the signal level exceeds 250mV (typical), the LOS flag is reset and another transition replaces MCLK with the recovered clock at RCLK. In ETSI 300 233 mode, a loss of signal is detected if the signal is below 200mV for 2048 consecutive intervals (1 ms). The LOS condition is cleared and the output pin returns to Low when the incoming signal has transitions when the signal level is equal or greater than 250mV for more than 32 consecutive pulse intervals. This mode is activated by setting the LACS register bit to one. If it is necessary to use AIS with LOS, see errata 10.3 for a way to implement this. #### 2.2.1.2 T1 Mode The T1.231 LOS detection criteria is employed. LOS is detected if the signal is below 200mV for 175 contiguous pulse positions. The LOS condition is terminated upon detecting an average pulse density of 12.5% over a period of 175 contiguous pulse positions starting with the receipt of a pulse. The incoming signal is considered to have transitions when the signal level is equal or greater than 250mV. #### 2.2.1.3 Data Recovery Mode In data recovery mode the LOS digital timing is derived from a internal self timed circuit. RPOS/RNEG stay active during loss of signal. The analog LOS detector complies with ITU-G.775 recommendation. The LXT388 monitors the incoming signal amplitude. Any signal below 200mV for more than 30µs (typical) will assert the corresponding LOS pin. The LOS condition is cleared when the signal amplitude rises above 250mV. The LXT388 requires more than 10 and less than 255 bit periods to declare a LOS condition in accordance to ITU G.775. ## 2.2.2 Alarm Indication Signal (AIS) Detection The AIS detection is performed by the receiver independent of any loopback mode. This feature is available in host mode only. Because there is no clock in data recovery mode, AIS detection will not work in that mode. AIS requires MCLK to have clock applied, since this function depends on the clock to count the number of ones in an interval. #### 2.2.2.1 E1 Mode One detection mode suitable for both ETSI and ITU is available when the LACS register bits are cleared to zero. If the LACS register bit is set to one, see errata 10.3 to implement this. #### ETSI ETS300233 and G.775 detection The AIS condition is declared when the received data stream contains less than 3 zeros within a period of 512 bits. The AIS condition is cleared when 3 or more zeros within 512 bits are detected. #### 2.2.2.2 T1 Mode ANSI T1.231 detection is employed. The AIS condition is declared when less than 9 zeros are detected in any string of 8192 bits. This corresponds to a 99.9% ones density over a period of 5.3 ms. The AIS condition is cleared when the received signal contains 9 or more zeros in any string of 8192 bits. ## 2.2.3 In Service Code Violation Monitoring In unipolar I/O mode with HDB3/B8ZS decoding, the LXT388 reports bipolar violations on RNEG/BPV for one RCLK period for every HDB3/B8ZS code violation that is not part of the zero code substitution rules. In AMI mode, all bipolar violations (two consecutive pulses with the same polarity) are reported at the BPV output. #### 2.3 Transmitter The two low power transmitters of the LXT388 are identical. Transmit data is clocked serially into the device at TPOS/TNEG in the bipolar mode or at TDATA in the unipolar mode. The transmit clock (TCLK) supplies the input synchronization. Unipolar I/O and HDB3/B8ZS/AMI encoding/decoding is selected by pulling TNEG High for more than 16 consecutive TCLK clock cycles. The transmitter samples TPOS/TNEG or TDATA inputs on the falling edge of TCLK. Refer to the Test Specifications Section for MCLK and TCLK timing characteristics. If TCLK is not supplied, the transmitter remains powered down and the TTIP/TRING outputs are held in a High Z state. In addition, fast output tristatability is also available through the OE pin (all ports) and/or the port's $\overline{OEx}$ bit in the Output Enable Register (OER). Zero suppression is available only in Unipolar Mode. The two zero-suppression types are B8ZS, used in T1 environments, and HDB3, used in E1 environments. The scheme selected depends on whether the device is set for T1 or E1 operation (determined by LEN2-0 pulse shaping settings). The LXT388 also supports AMI line coding/decoding as shown in Figure 4. In Hardware mode, AMI coding/decoding is selected by the CODEN pin. In host mode, AMI coding/decoding is selected by bit 4 in the GCR (Global Control Register). Figure 4. 50% AMI Encoding Each output driver is supplied by a separate power supply (TVCC and TGND). The transmit pulse shaper is bypassed if no MCLK is supplied while TCLK is pulled high. In this case TPOS and TNEG control the pulse width and polarity on TTIP and TRING. With MCLK supplied and TCLK pulled high the driver enters TAOS (Transmit All Ones pattern). Note: The TAOS generator uses MCLK as a timing reference. In order to assure that the output frequency is within specification limits, MCLK must have the applicable stability. TAOS is inhibited during Remote Loopback. #### 2.3.0.1 Hardware Mode In hardware mode, pins LEN0-2 determine the pulse shaping as described in Table 6 on page 25. The LEN settings also determine whether the operating mode is T1 or E1. Note that in T1 operation mode, all four ports will share the same pulse shaping setting. Independent pulse shaping for each channel is available in host mode. #### 2.3.0.2 Host Mode In Host Mode, the contents of the Pulse Shaping Data Register (PSDAT) determines the shape of pulse output at TTIP/TRING. Refer to Table 28 on page 44 and Table 29 on page 44. ## 2.3.1 Transmit Pulse Shaping The transmitted pulse shape is internally generated using a high speed D/A converter. Shaped pulses are further applied to the line driver for transmission onto the line at TTIP and TRING. The line driver provides a constant low output impedance regardless of whether it is driving marks, spaces or if it is in transition. This well controlled dynamic impedance provides excellent return loss when used with external precision resistors ( $\pm$ 1% accuracy) in series with the transformer. ## 2.3.1.1 Output Driver Power Supply The output driver power supply (TVCC pins) can be either 3.3V or 5V nominal. When TVCC=5V, LXT388 drives both E1 ( $75\Omega/120\Omega$ ) and T1 $100\Omega$ lines through a 1:2 transformer and $11\Omega/9.1\Omega$ series resistors. When TVCC=3.3V, the LXT388 drives E1 $(75\Omega/120\Omega)$ lines through a 1:2 transformer and $11\Omega$ series resistor. A configuration with a 1:2 transformer and without series resistors should be used to drive T1 $100\Omega$ lines. | LEN2 | LEN1 | LEN0 | Line Length <sup>1</sup> | Cable Loss <sup>2</sup> | Operation Mode | |------|------|------|-------------------------------------------|-------------------------|----------------| | 0 | 1 | 1 | 0 - 133 ft. ABAM | 0.6 dB | | | 1 | 0 | 0 | 133 - 266 ft. ABAM | 1.2 dB | | | 1 | 0 | 1 | 266 - 399 ft. ABAM | 1.8 dB | | | 1 | 1 | 0 | 399 - 533 ft. ABAM | 2.4 dB | T1 | | 1 | 1 | 1 | 533 - 655 ft. ABAM | 3.0 dB | | | 0 | 0 | 0 | E1 G.703, $75\Omega$ coaxial cable and 12 | E1 | | Table 6. Line Length Equalizer Inputs Removing the series resistors for T1 applications with TVCC=3.3V, improves the power consumption of the device. See Table 40 on page 54. Series resistors in the transmit configuration improve the transmit return loss performance. Good transmit return loss performance minimizes reflections in harsh cable environments. In addition, series resistors provide protection against surges coupled to the device. The resistors should be used in systems requiring protection switching without external relays. Please refer to Figure 5 on page 27 for the recommended external line circuitry. ## 2.3.1.2 Power Sequencing For the LXT384, we recommend sequencing TVCC first then VCC second or at the same time as TVCC to prevent excessive current draw. #### 2.4 Line Protection Figure 5 on page 27 shows recommended line interface circuitry. In the receive side, the $1 \text{ k}\Omega$ series resistors protect the receiver against current surges coupled into the device. Due to the high receiver impedance (70 k $\Omega$ typical) the resistors do not affect the receiver sensitivity. In the transmit side, the Schottky diodes D1-D4 protect the output driver. While not mandatory for normal operation, these protection elements are strongly recommended to improve the design robustness. ## 2.5 Driver Failure Monitor The LXT388 transceiver incorporates a internal power Driver Failure Monitor (DFM) in parallel with TTIP and TRING that is capable of detecting secondary shorts without cable. DFM is available only in configurations with no transmit series resistors (T1 mode with TVCC=3.3V). This feature is available in the serial and parallel host modes but not available in the hardware mode of operation. A capacitor, charged via a measure of the driver output current and discharged by a measure of the maximum allowable current, is used to detect a secondary short failure. Secondary shorted lines draw excess current, overcharging the cap. When the capacitor charge deviates outside the nominal <sup>1.</sup> Line length from LXT388 to DSX-1 cross-connect point. <sup>2.</sup> Maximum cable loss at 772KHz. ## Intel® LXT388 — Dual T1/E1/J1 Transceiver charge window, a driver short circuit fail (DFM) is reported in the respective register by setting an interrupt. During a long string of spaces, a short-induced overcharge eventually bleeds off, clearing the DFM flag. Note: Unterminated lines of adequate length ( $\lambda/4$ ) may effectively behave as short-circuits as seen by the driver and therefore trigger the DFM. Under these circumstances, the alarm should be disabled. In addition, the LXT388 features output driver short-circuit protection. When the output current exceeds 100 mA, LXT388 limits the driver's output voltage to avoid damage. Figure 5. External Transmit/Receive Line Circuitry $\stackrel{\textstyle \frown}{\bigtriangleup}$ Common decoupling capacitor for all TVCC and TGND pins. 2 Typical value. Adjust for actual board parasitics to obtain optimum return loss. Refer to Transformer Specifications Table for transformer specifications. | Component | E1<br>75Ω Coax | E1<br>120Ω Twisted Pair | T1<br>100Ω Twisted Pair<br>TVCC = 5V | T1<br>100Ω Twisted Pair<br>TVCC = 3.3V | | |----------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------|----------------------------------------|--| | R <sub>T</sub> | 11Ω ± 1% | 11Ω ± 1% | 9.1Ω ± 1% | 0Ω | | | R <sub>R</sub> | 9.31Ω ± 1% | 15.0Ω ± 1% | 12.4Ω ± 1% | 12.4Ω ± 1% | | | D1 - D4 | International Rectifier11DQ04 or 10BQ060 MotorolaMBR0540T1 | | | | | | TVS1 | SGS-ThomsonSMLVT 3V3 3.3V Transient Voltage Suppressor (TVCC=3.3V) SemtechSMCJ5.0AC 5.0V Transient Voltage Suppressor (TVCC=5.0V) | | | | | Figure 6. Driver Performance Monitoring ## 2.6 Driver Performance Monitor The two additional receiver blocks in the LXT388 can be used to monitor the transmitter performance in channels 0 and 1 as illustrated in Figure 6. The transmitter outputs in channels 0 and 1 are connected to receivers 2 and 3 through capacitive coupling. If the output driver stops transmitting data, the LOS output in the monitoring receiver will be asserted indicating a driver failure. Therefore, the LOS output effectively acts as a driver performance monitor indicator (DPM). This alarm is also available in host mode through the LOS registers. The DPM set and reset operation is identical to the LOS set and reset operation as described in "Loss of Signal Detector" on page 22. **Note:** T1/E1 receiver operation in channels 2 and 3 is determined by the LEN settings as described in Table 6 on page 25. ## 2.7 Jitter Attenuation A digital Jitter Attenuation Loop (JAL) combined with a FIFO provides Jitter attenuation. The JAL is internal and requires no external crystal nor high-frequency (higher than line rate) reference clock. The FIFO is a 32 x 2-bit or 64 x 2-bit register (selected by the FIFO64 bit in the GCR). Data is clocked into the FIFO with the associated clock signal (TCLK or RCLK), and clocked out of the FIFO with the dejittered JAL clock. See Figure 7. When the FIFO is within two bits of overflowing or underflowing, the FIFO adjusts the output clock by 1/8 of a bit period. The Jitter Attenuator produces a control delay of 17 or 33 bits in the associated path (refer to test specifications). This feature is required for hitless switching applications. This advanced digital jitter attenuator meets latest jitter attenuation specifications. See Table 7. Under software control, the low limit jitter attenuator corner frequency depends on FIFO length and the JACF bit setting (this bit is in the GCR register). In Hardware Mode, the FIFO length is fixed to 64 bits. The corner frequency is fixed to 6 Hz for T1 mode and 3.5 Hz for E1 mode. **Table 7. Jitter Attenuation Specifications** | T1 | E1 | | | |----------------------------|--------------------------|--|--| | AT&T Pub 62411 | ITU-T G.736 | | | | GR-253-CORE <sup>1</sup> | ITU-T G.742 <sup>3</sup> | | | | | ITU-T G.783 <sup>4</sup> | | | | TR-TSY-000009 <sup>2</sup> | ETSI CTR12/13 | | | | | BAPT 220 | | | - 1. Category I, R5-203. - 2. Section 4.6.3. - 3. Section 6.2 When used with the SXT6234 E2-E1 mux/demux. - 4. Section 6.2.3.3 combined jitter when used with the SXT6251 21E1 mapper. Figure 7. Jitter Attenuator Loop In Host Mode, the Global Control Register (GCR) determines whether the JAL is positioned in the receive path, transmit path or disabled. In Hardware Mode, the JAL position is determined by the JASEL pin. ## 2.7.1 Transmit and Receive Jitter Attenuation Simultaneous transmit and receive jitter attenuation can be implemented using the additional jitter attenuators in the receiver/JA blocks 2 and 3. Please refer to Figure 8. In this example, the jitter attenuator in channels 0 and 1 is placed in the transmit path. Receive path jitter attenuation is obtained by routing the corresponding RCLK/RPOS/RNEG signals through the JAs in blocks 2 and 3. This is accomplished by enabling a digital loopback in these channels. Note that the CLKE pin should be tied High to allow direct connection between RCLK/RPOS/RNEG and TCLK/TPOS/TNEG. Connections in Figure 8 are shown for bipolar mode operation. In unipolar mode (TNEG=High), RCLK and RDATA should be connected to TCLK and TDATA. Bipolar violations for channels 0 and 1 will be reported at the BPV (RNEG) outputs in those channels. Figure 8. Transmit and Receive Jitter Attenuation ## 2.8 Loopbacks The LXT388 offers three loopback modes for diagnostic purposes. In hardware mode, the loopback mode is selected with the LOOPn pins. In software mode, the ALOOP, DLOOP and RLOOP registers are employed. ## 2.8.1 Analog Loopback When selected, the transmitter outputs (TTIP & TRING) are connected internally to the receiver inputs (RTIP & RRING) as shown in Figure 9. Data and clock are output at RCLK, RPOS & RNEG pins for the corresponding transceiver. Note that signals on the RTIP & RRING pins are ignored during analog loopback. Figure 9. Analog Loopback ## 2.8.2 Digital Loopback The digital loopback function is available in software and Hardware mode. When selected, the transmit clock and data inputs (TCLK, TPOS & TNEG) are looped back and output on the RCLK, RPOS & RNEG pins (Figure 10). The data presented on TCLK, TPOS & TNEG is also output on the TTIP & TRING pins. Note that signals on the RTIP & RRING pins are ignored during digital loopback. Figure 10. Digital Loopback ## 2.8.3 Remote Loopback During remote loopback (Figure 11) the RCLK, RPOS & RNEG outputs routed to the transmit circuits and output on the TTIP & TRING pins. Note that input signals on the TCLK, TPOS & TNEG pins are ignored during remote loopback. Figure 11. Remote Loopback Note: In data recovery mode, the pulse template cannot be guaranteed while in a remote loopback. ## 2.8.4 Transmit All Ones (TAOS) In Hardware mode, the TAOS mode is set by pulling TCLK High for more than 16 MCLK cycles. In software mode, TAOS mode is set by asserting the corresponding bit in the TAOS Register. In addition, automatic ATS insertion (in case of LOS) may be set using the ATS Register. Note that the TAOS generator uses MCLK as a timing reference, therefore TAOS doesn't work in data recovery mode. In order to assure that the output frequency is within specification limits, MCLK must have the applicable stability. DLOOP does not function with TOAS active. Figure 12. TAOS Data Path Figure 13. TAOS with Digital Loopback Figure 14. TAOS with Analog Loopback ## 2.9 Intel® Hitless Protection Switching (Intel® HPS) The LXT388 transceivers include an output driver tristatability feature for T1/E1/J1 redundancy applications. This feature greatly reduces the cost of implementing redundancy protection by eliminating external relays. Please refer to Application Note 249134 "LXT380/1/4/6/8 Redundancy Applications" for guidelines on implementing redundancy systems for both T1/E1/J1 operation using the LXT380/1/4/6/8. ## 2.10 Operation Mode Summary Table 8 lists summarizes all LXT388 hardware settings and corresponding operating modes. **Table 8. Operation Mode Summary** | MCLK | TCLK | LOOP <sup>1</sup> | Receive Mode | Transmit Mode | Loopback | |---------------|------------------------|-------------------|---------------------|------------------|-----------------| | Clocked | Clocked | Open | Data/Clock recovery | Pulse Shaping ON | No Loopback | | Clocked | Clocked | L | Data/Clock recovery | Pulse Shaping ON | Remote Loopback | | Clocked | Clocked | Н | Data/Clock recovery | Pulse Shaping ON | Analog Loopback | | 1. Hardware m | 1. Hardware mode only. | | | | | **Table 8. Operation Mode Summary (Continued)** | MCLK | TCLK | LOOP <sup>1</sup> | Receive Mode | Transmit Mode | Loopback | |---------------|------------|-------------------|---------------------|-------------------|--------------------| | Clocked | L | Open | Data/Clock recovery | Power down | No Loopback | | Clocked | L | L | Data/Clock Recovery | Power down | No effect on op. | | Clocked | L | Н | Data/Clock Recovery | Power down | No Analog Loopback | | Clocked | Н | Open | Data/Clock Recovery | Transmit All Ones | No Loopback | | Clocked | Н | L | Data/Clock Recovery | Pulse Shaping ON | Remote Loopback | | Clocked | Н | Н | Data/Clock Recovery | Transmit All Ones | No effect on op. | | L | Clocked | Open | Power Down | Pulse Shaping ON | No Loopback | | L | Clocked | L | Power Down | Pulse Shaping ON | No Remote Loopback | | L | Clocked | Н | Power Down | Pulse Shaping ON | No effect on op. | | L | Н | Open | Power Down | Pulse Shaping OFF | No Loopback | | L | Н | L | Power Down | Pulse Shaping OFF | No Remote Loop | | L | Н | Н | Power Down | Pulse Shaping OFF | No effect on op. | | L | L | Х | Power Down | Power down | No Loopback | | Н | Clocked | Open | Data Recovery | Pulse Shaping ON | No Loopback | | Н | Clocked | L | Data Recovery | Pulse Shaping OFF | Remote Loopback | | Н | Clocked | Н | Data Recovery | Pulse Shaping ON | Analog Loopback | | Н | L | Open | Data Recovery | Power down | No Loopback | | Н | L | L | Data Recovery | Pulse Shaping OFF | Remote Loopback | | Н | Н | Open | Data Recovery | Pulse Shaping OFF | No Loopback | | Н | Н | L | Data Recovery | Pulse Shaping OFF | Remote Loopback | | Н | Н | Н | Data Recovery | Pulse Shaping OFF | Analog Loopback | | 1. Hardware m | node only. | | | | | ## 2.11 Interfacing with 5V logic The LXT388 can interface directly with 5V logic. The internal input pads are tolerant to 5V outputs from TTL and CMOS family devices. ## 2.12 Parallel Host Interface The LXT388 incorporates a highly flexible 8-bit parallel microprocessor interface. The interface is generic and is designed to support both non-multiplexed and $\overline{\text{multiplexed}}$ address/data bus systems for Motorola and Intel bus topologies. Two pins (MUX and $\overline{\text{MOT/INTL}}$ ) select four different operating modes as shown in Table 9. **Table 9. Microprocessor Parallel Interface Selection** | MUX | MOT/INTL | Operating Mode | |------|----------|--------------------------| | Low | Low | Motorola Non-Multiplexed | | Low | High | Intel Non-Multiplexed | | High | Low | Motorola Multiplexed | | High | High | Intel Multiplexed | The interface includes an address bus (A4 - A0) and a data bus (D7 - D0) for non-multiplexed operation and an 8-bit address/data bus for multiplexed operation. $\overline{WR}$ , $\overline{RD}$ , $\overline{RD}$ , $\overline{RV}$ , $\overline{CS}$ , $\overline{ALE}$ , $\overline{DS}$ , $\overline{INT}$ and $\overline{RDY/ACK}$ are used as control signals. A significant enhancement is an internal wait-state generator that controls an Intel and Motorola compatible handshake output signal $(\overline{RDY/ACK})$ . In Motorola mode $\overline{ACK}$ Low signals valid information is on the data bus. During a write cycle a Low signal acknowledges the acceptance of the write data. In Intel mode RDY High signals to the controlling processor that the bus cycle can be completed. While Low the microprocessor must insert wait states. This allows the LXT388 to interface with wait-state capable micro controllers, independent of the processor bus speed. To activate this function a reference clock is required on the MCLK pin. There is one exception to write cycle timing for Intel non-multiplexed mode: Register 0Ah, the reset register. Because of timing issues, the RDY line remains high after the first part of the cycle is done, not signalling write cycle completion with another transition low. Add 2 microseconds of delay to allow the reset cycle to completely initialize the device before proceeding. An additional active Low interrupt output signal indicates alarm conditions like LOS and DFM to the microprocessor. The LXT388 has a 5 bit address bus and provides 18 user accessible 8-bit registers for configuration, alarm monitoring and control of the chip. #### 2.12.1 Motorola Interface The Motorola interface is selected by asserting the $\overline{MOT}/INTL$ pin Low. In non-multiplexed mode the falling edge of $\overline{DS}$ is used to latch the address information on the address bus. In multiplexed operation the address on the multiplexed address data bus is latched into the device with the falling edge of $\overline{AS}$ . In non-multiplexed mode, $\overline{AS}$ should be pulled High. The $R/\overline{W}$ signal indicates the direction of the data transfer. The $\overline{DS}$ signal is the timing reference for all data transfers and typically has a duty cycle of 50%. A read cycle is indicated by asserting $R/\overline{W}$ High with a falling edge on $\overline{DS}$ . A write cycle is indicated by asserting $R/\overline{W}$ Low with a rising edge on $\overline{DS}$ . Both cycles require the $\overline{CS}$ signal to be Low and the Address pins to be actively driven by the microprocessor. Note that $\overline{CS}$ and $\overline{DS}$ can be connected together in Motorola mode. In a write cycle the data bus is driven by the microprocessor. In a read cycle the bus is driven by the LXT388. #### 2.12.2 Intel Interface The Intel interface is selected by asserting the $\overline{MOT}/INTL$ pin High. The LXT388 supports non-multiplexed interfaces with separate address and data pins when MUX is asserted Low, and multiplexed interfaces when MUX is asserted High. The address is latched in on the falling edge of ALE. In non-multiplexed mode, ALE should be pulled High. $R/\overline{W}$ is used as the $\overline{RD}$ signal and $\overline{DS}$ is used as the $\overline{WR}$ signal. A read cycle is indicated to the LXT388 when the processor asserts $\overline{RD}$ Low while the $\overline{WR}$ signal is held High. A write operation is indicated to the LXT388 by asserting $\overline{WR}$ Low while the $\overline{RD}$ signal is held High. Both cycles require the $\overline{CS}$ signal to be Low. ## 2.13 Interrupt Handling ## 2.13.1 Interrupt Sources There are three interrupt sources: - 1. Status change in the Loss Of Signal (LOS) status register (04H). The LXT388's analog/digital loss of signal processor continuously monitors the receiver signal and updates the specific LOS status bit to indicate presence or absence of a LOS condition. - Status change in the Driver Failure Monitoring (DFM) status register (05H). The LXT388's smart power driver circuit continuously monitors the output drivers signal and updates the specific DFM status bit to indicate presence or absence of a secondary driver short circuit condition. - 3. Status change in the Alarm Indication Signal (AIS) status register (13H). The LXT388's receiver monitors the incoming data stream and updates the specific AIS status bit to indicate presence or absence of a AIS condition. ## 2.13.2 Interrupt Enable The LXT388 provides a latched interrupt output (INT). An interrupt occurs any time there is a transition on any enabled bit in the status register. Registers 06H, 07H and 14H are the LOS, DFM and AIS interrupt enable registers (respectively). Writing a logic "1" into the mask register will enable the respective bit in the respective Interrupt status register to generate an interrupt. The power-on default value is all zeroes. The setting of the interrupt enable bit does not affect the operation of the status registers. Registers 08H, 09H and 15H are the LOS, DFM and AIS (respectively) interrupt status registers. When there is a transition on any enabled bit in a status register, the associated bit of the interrupt status register is set and an interrupt is generated (if one is not already pending). When an interrupt occurs, the $\overline{\text{INT}}$ pin is asserted Low. The output stage of the $\overline{\text{INT}}$ pin consists only of a pull-down device; an external pull-up resistor of approximately 10k ohm is required to support wired-OR operation. #### 2.13.3 Interrupt Clear When an interrupt occurs, the interrupt service routine (ISR) should read the *interrupt status* registers (08H, 09H and 15H) to identify the interrupt source. Reading the Interrupt Status register clears the "sticky" bit set by the interrupt. Automatically clearing the register prepares it for the next interrupt. The ISR should then read the corresponding *status monitor register* to obtain the current status of the device. Note: there are three status monitor registers: the LOS (04H), the DFM (05H) and the AIS (013H). Reading either status monitors register will clear its corresponding interrupts on the rising edge of the read or data strobe. When all pending interrupts are cleared, the INT pin goes High. ## 2.14 Serial Host Mode The LXT388 operates in Serial Host Mode when the MODE pin is tied to VCC÷2. Figure 15 shows the SIO data structure. The registers are accessible through a 16 bit word: an 8bit Command/Address byte (bits $R/\overline{W}$ and A1-A7) and a subsequent 8bit data byte (bits D0-7). Bit $R/\overline{W}$ determines whether a read or a write operation occurs. Bits A5-0 in the Command/Address byte address specific registers (the address decoder ignores bits A7-6). The data byte depends on both the value of bit $R/\overline{W}$ and the address of the register as set in the Command/Address byte. Figure 15. Serial Host Mode Timing # 3.0 Register Descriptions **Table 10. Serial and Parallel Port Register Addresses** | | | Ado | Iress | | | |--------------------------------------------|--------|----------------------|------------------------|------|--| | Name | Symbol | Serial Port<br>A7-A1 | Parallel Port<br>A7-A0 | Mode | | | ID Register | ID | xx00000 | xxx00000 | R | | | Analog Loopback | ALOOP | xx00001 | xxx00001 | R/W | | | Remote Loopback | RLOOP | xx00010 | xxx00010 | R/W | | | TAOS Enable | TAOS | xx00011 | xxx00011 | R/W | | | LOS Status Monitor | LOS | xx00100 | xxx00100 | R | | | DFM Status Monitor | DFM | xx00101 | xxx00101 | R | | | LOS Interrupt Enable | LIE | xx00110 | xxx00110 | R/W | | | DFM Interrupt Enable | DIE | xx00111 | xxx00111 | R/W | | | LOS Interrupt Status | LIS | xx01000 | xxx01000 | R | | | DFM Interrupt Status | DIS | xx01001 | xxx01001 | R | | | Software Reset Register | RES | xx01010 | xxx01010 | R/W | | | Performance Monitoring | MON | xx01011 | xxx01011 | R/W | | | Digital Loopback | DL | xx01100 | xxx01100 | R/W | | | LOS/AIS Criteria Selection | LOSC | xx01101 | xxx01101 | R/W | | | Automatic TAOS Select | ATS | xx01110 | xxx01110 | R/W | | | Global Control Register | GCR | xx01111 | xxx01111 | R/W | | | Pulse Shaping Indirect<br>Address Register | PSIAD | xx10000 | xxx10000 | R/W | | | Pulse Shaping Data<br>Register | PSDAT | xx10001 | xxx10001 | R/W | | | Output Enable Register | OER | xx10010 | xxx10010 | R/W | | | AIS Status Register | AIS | xx10011 | xxx10011 | R | | | AIS Interrupt Enable | AISIE | xx10100 | xxx10100 | R/W | | | AIS Interrupt Status | AISIS | xx10101 | xxx10101 | R | | **Table 11. Register Bit Names** | Register | | Bit | | | | | | | | | |-----------------|-------|-----|-----|-----|-----|-----|--------------|----------|-----|-----| | Name | Sym | RW | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ID Register | ID | R | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | Analog Loopback | ALOOP | R/W | - | - | - | - | reserve<br>d | reserved | AL1 | AL0 | | Remote Loopback | RLOOP | R/W | - | - | - | - | reserve<br>d | reserved | RL1 | RL0 | Table 11. Register Bit Names (Continued) | Register | Register | | | Bit | | | | | | | |--------------------------------------------|----------|-----|--------------|--------------|--------------|--------------|--------------|----------|----------|----------| | Name | Sym | RW | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TAOS Enable | TAOS | R/W | - | - | - | - | reserve<br>d | reserved | TAOS1 | TAOS0 | | LOS Status Monitor | LOS | R | - | - | - | - | LOS3 | LOS2 | LOS1 | LOS0 | | DFM Status Monitor | DFM | R | - | - | - | - | reserve<br>d | reserved | DFM1 | DFM0 | | LOS Interrupt Enable | LIE | R/W | - | - | - | - | LIE3 | LIE2 | LIE1 | LIE0 | | DFM Interrupt Enable | DIE | R/W | - | - | - | - | reserve<br>d | reserved | DIE1 | DIE0 | | LOS Interrupt Status | LIS | R | - | - | - | - | LIS3 | LIS2 | LIS1 | LIS0 | | DFM Interrupt Status | DIS | R | - | - | - | - | reserve<br>d | reserved | DIS1 | DIS0 | | Software Reset<br>Register | RES | R/W | - | - | - | - | RES3 | RES2 | RES1 | RES0 | | Reserved | - | R/W | reserve<br>d | reserve<br>d | reserve<br>d | reserve<br>d | reserve<br>d | reserved | reserved | reserved | | Digital Loopback | DL | R/W | - | - | - | - | DL3 | DL2 | DL1 | DL0 | | LOS/AIS Criteria Select | LACS | R/W | - | - | - | - | LACS3 | LACS2 | LACS1 | LACS0 | | Automatic TAOS Select | ATS | R/W | - | - | - | - | reserve<br>d | reserved | ATS1 | ATS0 | | Global Control Register | GCR | R/W | reserve<br>d | RAISE<br>N | CDIS | CODEN | FIFO64 | JACF | JASEL1 | JASEL0 | | Pulse Shaping Indirect<br>Address Register | PSIAD | R/W | reserve<br>d | reserve<br>d | reserve<br>d | reserve<br>d | reserve<br>d | LENAD2 | LENAD1 | LENAD0 | | Pulse Shaping Data<br>Register | PSDAT | R/W | reserve<br>d | reserve<br>d | reserve<br>d | reserve<br>d | reserve<br>d | LEN2 | LEN1 | LEN0 | | Output Enable Register | OER | R/W | - | - | - | - | reserve<br>d | reserved | OE1 | OE0 | | AIS Status Register | AIS | R | - | - | - | - | AIS3 | AIS2 | AIS1 | AIS0 | | AIS Interrupt Enable | AISIE | R/W | - | - | - | - | AISIE3 | AISIE2 | AISIE1 | AISIE0 | | AIS Interrupt Status | AISIS | R | - | - | - | - | AISIS3 | AISIS2 | AISIS1 | AISIS0 | Table 12. ID Register, ID (00H) | Bit | Name | Function | | | | | |-----|---------|----------------------|---------------------------------------------------|--|--|--| | | | This register contai | ns a unique revision code and is mask programmed. | | | | | | | Revision | ID Code | | | | | 7-0 | ID7-ID0 | A1 | 00h | | | | | | | B1 | 21h | | | | | | | B2 | 22h | | | | #### Table 13. Analog Loopback Register, ALOOP (01H) | Bit | Name | Function | |-----|---------|----------------------------------------------------------------------------------------| | 1-0 | AL1-AL0 | Setting a bit to "1" enables analog local loopback for transceivers 1- 0 respectively. | | 7-2 | - | Write "0" to these positions for normal operation. | #### Table 14. Remote Loopback Register, RLOOP (02H) | Bit | Name | Function | |-----|---------|---------------------------------------------------------------------------------| | 1-0 | RL1-RL0 | Setting a bit to "1" enables remote loopback for transceivers 1-0 respectively. | | 7-2 | - | Write "0" to these positions for normal operation. | #### Table 15. TAOS Enable Register, TAOS (03H) | Bit <sup>1</sup> | Name | Function <sup>2</sup> | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------| | 1-0 | TAOS1-TAOS0 | Setting a bit to "1" causes a continuous stream of marks to be sent out at the TTIP and TRING pins of the respective transceiver 1-0. | | 7-2 | - | Write "0" to these positions for normal operation. | <sup>1.</sup> On power up all register bits are set to "0". #### Table 16. LOS Status Monitor Register, LOS (04H) | Bit <sup>1</sup> | Name | Function | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 3-0 | LOS3-LOS0 | Respective bit(s) are set to "1" every time the LOS processor detects a valid loss of signal condition in receivers 3-0. | | | | | | | On power up all register bits are set to "0". Any change in the state causes an interrupt. All LOS interrupts are cleared by a single read operation. | | | | | | #### Table 17. DFM Status Monitor Register, DFM (05H) | Bit <sup>1</sup> | Name | Function | | | | |----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1-0 | DFM1-DFM0 | Respective bit(s) are set to "1" every time the short circuit monitor detects a valid secondary output driver short circuit condition in transceivers 1-0. Note that DFM is available only in configurations with no transmit series resistors (T1 mode with TVCC=3.3V). | | | | | 7-2 - Write "0" to these positions for normal operation. | | | | | | | 1. On pow | On power-up all the register bits are set to "0". All DFM interrupts are cleared by a single read operation. | | | | | <sup>2.</sup> MCLK is used as timing reference. If MCLK is not available then the channel TCLK is used as the reference. TAOS is not available in data recovery mode and line driver mode (MCLK=TCLK=High). ## Table 18. LOS Interrupt Enable Register, LIE (06H) | Bit <sup>1</sup> | Name | Function | | | | |------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--| | 3-0 | LIE1-LIE0 | Receiver 3-0 LOS interrupts are enabled by writing a "1" to the respective bit. | | | | | 7-4 | - | Write "0" to these positions for normal operation. | | | | | 1. On pow | On power-up all the register bits are set to "0" and all interrupts are disabled. | | | | | ## Table 19. DFM Interrupt Enable Register, DIE (07H) | Bit <sup>1</sup> | Name | Function | | | | | |------------------|-------------------------------|------------------------------------------------------------------------------------|--|--|--|--| | 1-0 | DIE13-DIE0 | Transceiver 1-0 DFM interrupts are enabled by writing a "1" to the respective bit. | | | | | | 7-2 | - | Write "0" to these positions for normal operation. | | | | | | 1. On pow | er-up all the register bits a | On power-up all the register bits are set to "0" and all interrupts are disabled. | | | | | ## Table 20. LOS Interrupt Status Register, LIS (08H) | Bi | 1 | Name | Function | |-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------| | 3-0 | LIS | S3-LIS0 | These bits are set to "1" every time a LOS status change has occurred since the last clear interrupt in receivers 3-0 respectively. | ## Table 21. DFM Interrupt Status Register, DIS (09H) | Bit | Name | Function | |-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------| | 1-0 | DIS1-DIS0 | These bits are set to "1" every time a DFM status change has occurred since the last cleared interrupt in transceivers 1-0 respectively. | ### Table 22. Software Reset Register, RES (0AH) | Bit | Name | Function | |-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0 | RES3-RES0 | Writing to this register initiates a 1 microsecond reset cycle, except in Intel non-multiplexed mode. When using Intel non-multiplexed host mode, extend cycle time to 2 microseconds. Please refer to Host Mode section for more information. This operation sets all LXT388 registers to their default values. | ## Table 23. Reserved (0BH) | | Bit | Name | Function | |---|-----------------------------------------------------------------|------|----------------------------------------------------| | Ī | 7-0 reserved Write "0" to these positions for normal operation. | | Write "0" to these positions for normal operation. | ### Table 24. Digital Loopback Register, DL (0CH) | Bit <sup>1</sup> | Name | Function <sup>2</sup> | |------------------|---------|---------------------------------------------------------------------------| | 3-0 | DL3-DL0 | Setting a bit to "1" enables digital loopback for the respective channel. | <sup>1.</sup> On power up all register bits are set to "0". #### Table 25. LOS/AIS Criteria Register, LCS (0DH) | Bit <sup>1</sup> | Name | Function <sup>2</sup> | | | | |------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 3-0 | LCS3-LCS0 <sup>1</sup> | T1 Mode <sup>2</sup> Don't care. T1.231 compliant LOS/AIS detection is used. E1 Mode Setting a bit to "1" selects the ETS1 300233 LOS. Setting a bit to "0" selects G.775 LOS mode. AIS works correctly for both ETSI and ITU when the bit is cleared to "0". See errata revision 10.3 or higher for a way to implement ETSI LOS and AIS. | | | | | 1. On pow | 1. On power-on reset the register is set to "0". | | | | | ### Table 26. Automatic TAOS Select Register, ATS (0EH) | Bit <sup>1</sup> | Name | Name Function | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1-0 | ATS1-ATS0 | Setting a bit to "1" enables automatic TAOS generation whenever a LOS condition is detected in the respective transceiver. | | | | | 7-2 | - | Write "0" to these positions for normal operation. | | | | | | On power-on reset the register is set to "0". This feature is not available in data recovery and line driver mode (MCLK= High and TCLK = High) | | | | | #### Table 27. Global Control Register, GCR (0FH) | Bit <sup>1</sup> | Name | Function | | | | |------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|--| | 0 | JASEL0 | These bits determine the jitter attenuator position. | | | | | | | JASEL0 | JASEL1 | JA Position | | | 4 | JASEL1 | 1 | 0 | Transmit Path | | | ' | JASELI | 1 | 1 | Receive Path | | | | | 0 | х | Disabled | | | | | | | | | | 2 | JACF | This bit determines the jitter attenuator low limit 3dB corner frequency. Refer to the Jitter Attenuator specifications for details (Table 46 on page 59). | | | | | | | This bit determin | nes the jitter atte | nuator FIFO depth: | | | 3 | FIFO64 | 0 = 32 bit<br>1 = 64 bit | | | | | 1. On pow | 1. On power-on reset the register is set to "0". | | | | | <sup>2.</sup> During digital loopback LOS and TAOS stay active and independent of TCLK, while data received on TPOS/TNEG/TCKLK is looped back to RPOS/RNEG/RCLK. <sup>2.</sup> T1 or E1 operation mode is determined by the PSDR settings. Table 27. Global Control Register, GCR (0FH) (Continued) | Bit <sup>1</sup> | Name | Function | | | | |------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 4 | CODEN | This bit selects the zero suppression code for unipolar operation mode: 0 = B8ZS/HDB3 (T1/E1 respectively) 1 = AMI | | | | | 5 | CDIS | This bit controls enables/disables the short circuit protection feature: 0 = enabled 1 = disabled | | | | | 6 | RAISEN | This bit controls automatic AIS insertion in the receive path when LOS occurs: 0 = Receive AIS insertion disabled on LOS 1 = RPOS/RNEG = AIS on LOS Note: this feature is not available in data recovery mode (MCLK=High). Disable AIS interrupts when changing this bit value to prevent inadvertent interrupts. | | | | | 7 | - | Reserved. | | | | | 1. On pov | 1. On power-on reset the register is set to "0". | | | | | ## Table 28. Pulse Shaping Indirect Address Register, PSIAD (10H) | Bit <sup>1</sup> | Name | Function | | | |------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0-2 | LENAD 0-2 | The three bit value written to these bits determine the channel to be addressed: 0H = channel 0 1H = channel 1 2H = receiver 2 3H = receiver 3 Data can be read from (written to) the Pulse Shaping Data Register (PSDAT). | | | | 3 - 7 | - | Reserved. | | | | 1. On pow | 1. On power-on reset the register is set to "0". | | | | ## Table 29. Pulse Shaping Data Register, PSDAT (11H) | Bit | Name | | Function | | | | | | |-------|----------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------|-------------------------|-------------------|--| | | | for T1 op | LEN0-2 determine the LXT388 operation mode (T1 or E1) in all the receivers. In addition, for T1 operation, LEN2-0 set transmit pulse shaping in order to meet T1.102 pulse template at the DSX-1 cross-connect point for various cable lengths. | | | | | | | | | LEN2 | LEN1 | LEN0 | Line Length | Cable Loss <sup>2</sup> | Operation<br>Mode | | | 0.2 | 0-2 LEN 0-2 <sup>1,3</sup> | 0 | 1 | 1 | 0 - 133 ft. ABAM | 0.6 dB | | | | 0-2 | | LEIN U-Z | 1 | 0 | 0 133 - 266 ft. ABAM 1.2 dB | 1.2 dB | | | | | | 1 | 0 | 1 | 266 - 399 ft. ABAM | 1.8 dB | T1 | | | | | 1 | 1 | 0 | 399 - 533 ft. ABAM | 2.4 dB | | | | | | 1 | 1 | 1 | 533 - 655 ft. ABAM | 3.0 dB | | | | | | 0 | 0 | 0 | E1 G.703, 75Ω coaxia<br>twisted pai | | E1 | | | 3 - 7 | - | Reserve | d. | | | | • | | <sup>1.</sup> On power-on reset the register is set to "0". <sup>2.</sup> Maximum cable loss at 772 KHz. <sup>3.</sup> When reading LEN, bit values appear inverted. "B1" revision silicon will fix this so the bits read back correctly. ## Table 30. Output Enable Register, OER (12H) | Bit <sup>1</sup> | Name Function | | | | |------------------|------------------------------------------------------|------------------------------------------------------------------------------------|--|--| | 1-0 | OE1 - OE0 | Setting a bit to "1" tristates the output driver of the corresponding transceiver. | | | | 7-2 | - | - Write "0" to these positions for normal operation. | | | | 1. On pow | 1. On power-up all the register bits are set to "0". | | | | ## Table 31. AIS Status Monitor Register, AIS (13H) | Bit <sup>1</sup> | Name | Function | | | | |------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--| | 3-0 | AIS3-AIS0 | Respective bit(s) are set to "1" every time the receiver detects a AIS condition in receivers 3-0. | | | | | 1. On pow | On power-up all the register bits are set to "0". All AIS interrupts are cleared by a single read operation. | | | | | ## Table 32. AIS Interrupt Enable Register, AISIE (14H) | Bit <sup>1</sup> | Name | Function | | | | | | |------------------|------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--| | 3-0 | AISIE3-AISIE0 | Transceiver 3-0 AIS interrupts are enabled by writing a "1" to the respective bit. | | | | | | | 7-4 | - | Write "0" to these positions for normal operation. | | | | | | | 1. On pow | 1. On power-up all the register bits are set to "0". | | | | | | | #### Table 33. AIS Interrupt Status Register, AISIS (15H) | Bit <sup>1</sup> | Name | Function | | | | | |------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 3-0 | AISIS3-AISIS0 | These bits are set to "1" every time a AIS status change has occurred since the last clear interrupt in receivers 3-0 respectively. | | | | | | 1. On power-up all the register bits are set to "0". | | | | | | | ## 4.0 JTAG Boundary Scan #### 4.1 Overview The LXT388 supports IEEE 1149.1 compliant JTAG boundary scan. Boundary scan allows easy access to the interface pins for board testing purposes. In addition to the traditional IEE1149.1 digital boundary scan capabilities, the LXT388 also includes analog test port capabilities. This feature provides access to the TIP and RING signals in each channel (transmit and receive). This way, the signal path integrity across the primary winding of each coupling transformer can be tested. #### 4.2 Architecture Figure 16 represents the LXT388 basic JTAG architecture. The LXT388 JTAG architecture includes a TAP Test Access Port Controller, data registers and an instruction register. The following paragraphs describe these blocks in detail. Figure 16. LXT388 JTAG Architecture ### 4.3 TAP Controller The TAP controller is a 16 state synchronous state machine controlled by the TMS input and clocked by TCK (Figure 17). The TAP controls whether the LXT388 is in reset mode, receiving an instruction, receiving data, transmitting data or in an idle state. Table 34 describes in detail each of the states represented in Figure 17. ## **Table 34. TAP State Description** | State | Description | |------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Test Logic Reset | In this state the test logic is disabled. The device is set to normal operation mode. While in this state, the instruction register is set to the ICODE instruction. | | Run -Test/Idle | The TAP controller stays in this state as long as TMS is low. Used to perform tests. | | Capture - DR | The Boundary Scan Data Register (BSR) is loaded with input pin data. | | Shift - DR | Shifts the selected test data registers by one stage word its serial output. | | Update - DR | Data is latched into the parallel output of the BSR when selected. | | Capture - IR | Used to load the instruction register with a fixed instruction. | | Shift - IR | Shifts the instruction register by one stage. | | Update - IR | Loads a new instruction into the instruction register. | | Pause - IR<br>Pause - DR | Momentarily pauses shifting of data through the data/instruction registers. | | Exit1 - IR<br>Exit1 - DR<br>Exit2 - IR<br>Exit2 - DR | Temporary states that can be used to terminate the scanning process. | Figure 17. JTAG State Diagram # 4.4 JTAG Register Description The following paragraphs describe each of the registers represented in Figure 16. ## 4.4.1 Boundary Scan Register (BSR) The BSR is a shift register that provides access to all the digital I/O pins. The BSR is used to apply and read test patterns to/from the board. Each pin is associated with a scan cell in the BSR register. Bidirectional pins or tristatable pins require more than one position in the register. Table 35 shows the BSR scan cells and their functions. Data into the BSR is shifted in LSB first. Table 35. Boundary Scan Register (BSR) | Bit # | Bit # Pin<br>Signal | | Bit<br>Symbol | Comments | |-------|---------------------|---|---------------|----------------------------------------------------------------------------------------------------------------------------------------| | 0 | LOS3 | 0 | LOS3 | | | | RNEG3 | 0 | RNEG3 | | | | N/A | - | HIZ3 | HIZ3 controls the RPOS3, RNEG3 and RCLK3 pins. Setting HIZ3 to "0" enables output on the pins. Setting HIZ3 to "1" tristates the pins. | | | RPOS3 | 0 | RPOS3 | | | | RCLK3 | 0 | RCLK3 | | | | TNEG3 | I | TNEG3 | | | | TPOS3 | ı | TPOS3 | | | | TCLK3 | ı | TCLK3 | | | | LOS2 | 0 | LOS2 | | | | RNEG2 | 0 | RNEG2 | | | | N/A | - | HIZ2 | HIZ2 controls the RPOS2, RNEG2 and RCLK2 pins. Setting HIZ2 to "0" enables output on the pins. Setting HIZ2 to "1" tristates the pins. | | | RPOS2 | 0 | RPOS2 | | | | RCLK2 | 0 | RCLK2 | | | | TNEG2 | I | TNEG2 | | | | TPOS2 | ı | TPOS2 | | | | TCLK2 | ı | TCLK2 | | | | MCLK | I | MCLK | | | | MODE | ı | MODE | | | | ĪNT | 0 | INTRUPTB | | | | N/A | - | SDORDYENB | SDORDYENB controls the ACK pin. Setting SDORDYENB to "0" enables output on ACK pin. Setting SDORDYENB to "1" tristates the pin. | | | ACK | 0 | SDORDY | | | | ALE | ı | ALE | | | | OE | ı | OE | | | | CLKE | ı | CLKE | | | | A0 | ı | A0 | | | | A1 | ı | A1 | | | | A2 | I | A2 | | <sup>1.</sup> LOOP4 corresponds to DLOOP0. <sup>2.</sup> LOOP5 corresponds to DLOOP1. <sup>3.</sup> LOOP6 corresponds to DLOOP2. <sup>4.</sup> LOOP7 corresponds to DLOOP3... Table 35. Boundary Scan Register (BSR) (Continued) | Bit# | Pin<br>Signal | I/O<br>Type | Bit<br>Symbol | Comments | |------|--------------------|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | А3 | I | А3 | | | | A4 | I | A4 | | | | LOOP0 | I/O | PADD0 | | | | LOOP0 | I/O | PDO0 | | | | LOOP1 | I/O | PADI1 | | | | LOOP1 | I/O | PDO1 | | | | LOOP2 | I/O | PADI2 | | | | LOOP2 | I/O | PDO2 | | | | LOOP3 | I/O | PADI3 | | | | LOOP3 | I/O | PDO3 | | | | LOOP4 <sup>1</sup> | I/O | PADI4 | | | | LOOP4 <sup>1</sup> | I/O | PDO4 | | | | LOOP5 <sup>2</sup> | I/O | PADI5 | | | | LOOP5 <sup>2</sup> | I/O | PDO5 | | | | LOOP6 <sup>3</sup> | I/O | PADI6 | | | | LOOP6 <sup>3</sup> | I/O | PDO6 | | | | LOOP7 <sup>4</sup> | I/O | PADI7 | | | | N/A | - | PDOENB | PDOENB controls the LOOP0 through LOOP7 pins. Setting PDOENB to "0" configures the pins as outputs. The output value to the pin is set in PDO[07]. Setting PDOENB to "1" tristates all the pins. The input value to the pins can be read in PADD[07]. | | | LOOP7 | I/O | PDO7 | | | | CS | I | CSB | | | | MUX | I | MUX | | | | RESET | I | RSTB | | | | MOT/INTL | I | IMB | | | | R/W | I | RDB | _ | | | DS | I | WRB | | | | TCLK1 | I | TCLK1 | | | | TPOS1 | I | TPOS1 | | | | TNEG1 | I | TNEG1 | | | | RCLK1 | 0 | RCLK1 | | | | RPOS1 | 0 | RPOS1 | | | | N/A | - | HIZ1 | HIZ1 controls the RPOS1, RNEG1 and RCLK1 pins. Setting HIZ1 to "0" enables output on the pins. Setting HIZ1 to "1" tristates the pins. | LOOP4 corresponds to DLOOP0. LOOP5 corresponds to DLOOP1. LOOP6 corresponds to DLOOP2. <sup>4.</sup> LOOP7 corresponds to DLOOP3.. Table 35. Boundary Scan Register (BSR) (Continued) | Bit # | Pin<br>Signal | I/O<br>Type | Bit<br>Symbol | Comments | |-------|---------------|-------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------| | | RNEG1 | 0 | RNEG1 | | | | LOS1 | 0 | LOS1 | | | | TCLK0 | I | TCLK0 | | | | TPOS0 | I | TPOS0 | | | | TNEG0 | I | TNEG0 | | | | RCLK0 | 0 | RCLK0 | | | | RPOS0 | 0 | RPOS0 | | | | N/A | - | HIZ0 | HIZ0 controls the RPOS0, RNEG0 and RCLK0 pins. Setting HIZ0 to "0" enables output on the pins. Setting HIZ0 to "1" tristates the pins. | | | RNEG0 | 0 | RNEG0 | | | | LOS0 | 0 | LOS0 | | <sup>1.</sup> LOOP4 corresponds to DLOOP0. ## 4.4.2 Device Identification Register (IDR) The IDR register provides access to the manufacturer number, part number and the LXT388 revision. The register is arranged per IEEE 1149.1 and is represented in Table 36. Data into the IDR is shifted in LSB first. Table 36. Device Identification Register (IDR) | Bit # | Comments | |---------|---------------------| | 31 - 28 | Revision Number | | 27 - 12 | Part Number | | 11 - 1 | Manufacturer Number | | 0 | Set to "1" | ## 4.4.3 Bypass Register (BYR) The Bypass Register is a 1 bit register that allows direct connection between the TDI input and the TDO output. ## 4.4.4 Analog Port Scan Register (ASR) The ASR is a 5 bit shift register used to control the analog test port at pins AT1, AT2. When the INTEST\_ANALOG instruction is selected, TDI connects to the ASR input and TDO connects to the ASR output. After 5 TCK rising edges, a 5 bit control code is loaded into the ASR. Data into the ASR is shifted in LSB first. <sup>2.</sup> LOOP5 corresponds to DLOOP1. <sup>3.</sup> LOOP6 corresponds to DLOOP2. <sup>4.</sup> LOOP7 corresponds to DLOOP3... Table 37 shows the 8 possible control codes and the corresponding operation on the analog port. The Analog Test Port can be used to verify continuity across the coupling transformers primary winding. The Analog Test Port can be used to verify continuity across the coupling transformer's primary winding as shown in Figure 18. By applying a stimulus to the AT1 input, a known voltage will appear at AT2 for a given load. This, in effect, tests the continuity of a receive or transmit interface. Table 37. Analog Port Scan Register (ASR) | ASR Control Code | AT1 Forces Voltage To: | AT2 Senses Voltage From: | | | | | |------------------|------------------------|--------------------------|--|--|--|--| | 11111 | TTIP0 | TRING0 | | | | | | 11110 | TTIP1 | TRING1 | | | | | | 11101 | Re | served | | | | | | 11100 | Re | served | | | | | | 11011 | Re | served | | | | | | 11010 | Re | served | | | | | | 11001 | Re | served | | | | | | 11000 | Re | served | | | | | | 10111 | RTIP0 | RRING0 | | | | | | 10110 | RTIP1 | RRING1 | | | | | | 10101 | RTIP2 | RRING2 | | | | | | 10100 | RTIP3 | RRING3 | | | | | | 10011 | Reserved | | | | | | | 10010 | Reserved | | | | | | | 10001 | Reserved | | | | | | | 10000 | Reserved | | | | | | ## 4.4.5 Instruction Register (IR) The IR is a 3 bit shift register that loads the instruction to be performed. The instructions are shifted LSB first. Table 38 shows the valid instruction codes and the corresponding instruction description. **Table 38. Instruction Register (IR)** | Instruction | Code # | Comments | | | | | |----------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | EXTEST 000 | | Connects the BSR to TDI and TDO. Input pins values are loaded into the BSR. Output pins values are loaded from the BSR. | | | | | | INTEST_ANALOG | 010 | Connects the ASR to TDI and TDO. Allows voltage forcing/sensing through AT1 and AT2. Refer to Table 37. | | | | | | SAMPLE / PRELOAD 100 | | Connects the BSR to TDI and TDO. The normal path between the LXT388 logic and the I/O pins is maintained. The BSR is loaded with the signals in the I/O pins. | | | | | | IDCODE | 110 | Connects the IDR to the TDO pin. | | | | | | BYPASS | 111 | Serial data from the TDI input is passed to the TDO output through the 1 bit Bypass Register. | | | | | Figure 18. Analog Test Port Application # 5.0 Test Specifications Table 39 through Table 58 and Figure 19 through Figure 36 represent the performance specifications of the LXT388 and are guaranteed by test except, where noted, by design. The minimum and maximum values listed in Table 41 through Table 58 are guaranteed over the recommended operating conditions specified in Table Table 40. **Table 39. Absolute Maximum Ratings** | Parameter | Symbol | Min | Max | Unit | |----------------------------------------------|-------------------|---------|------------------------|------| | DC supply voltage | Vcc | -0.5 | 4.0 | V | | DC supply voltage | Tvcc 0-3 | -0.5 | 7.0 | V | | Input voltage on any digital pin | Vin | GND-0.5 | 5.5 | V | | Input voltage on RTIP, RRING <sup>1</sup> | Vin | GND-0.5 | Vcc + 0.5<br>Vcc + 0.5 | V | | ESD voltage on any Pin <sup>2</sup> | Vin | 2000 | _ | V | | Transient latch-up current on any pin | lin | | 100 | mA | | Input current on any digital pin 3 | lin | -10 | 10 | mA | | DC input current on TTIP, TRING <sup>3</sup> | lin | - | ±100 | mA | | DC input current on RTIP, RRING <sup>3</sup> | lin | - | ±100 | mA | | Storage temperature | Tstor | -65 | +150 | °C | | Case Temperature, 100 pin LQFP package | T <sub>case</sub> | - | 120 | mW | | Case Temperature, 160 pin PBGA package | T <sub>case</sub> | - | 120 | °C/W | **Caution:** Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 1. Referenced to ground. - 2. Human body model. - 3. Constant input current. **Table 40. Recommended Operating Conditions** | Parameter | LEN | Sym | Min | Тур | Max | Unit | <b>Test Condition</b> | |-----------------------------------------------|-----|------------------|-------|-----|-------|------|-----------------------| | Digital supply voltage (VCC) | | VCC | 3.135 | 3.3 | 3.465 | V | 3.3V ± 5% | | Transmitter supply voltage, TVCC=5V nominal | | TVCC | 4.75 | 5.0 | 5.25 | V | 5V ± 5% | | Transmitter supply voltage, TVCC=3.3V nominal | | TVCC | 3.135 | 3.3 | 3.465 | V | 3.3V ± 5% | | Ambient operating temperature | | Ta | -40 | 25 | +85 | °C | | | Average Digital Power Supply Current 1,4 | | I <sub>VCC</sub> | - | 45 | 60 | mA | | Maximum power and current consumption over the full operating temperature and power supply voltage range. Includes all channels. <sup>2.</sup> Power consumption includes power absorbed by line load and external transmitter components. <sup>3.</sup> T1 maximum values measured with maximum cable length (LEN = 111). Typical values measured with typical cable length (LEN = 101). <sup>4.</sup> Digital inputs are within 10% of the supply rails and digital outputs are driving a 50pF load. **Table 40. Recommended Operating Conditions (Continued)** | Pa | LEN | Sym | Min | Тур | Max | Unit | <b>Test Condition</b> | | | | | |----------------------------------------------------------------------|-----------|---------|----------|-------------------|----------|-----------|-----------------------|----------|-----------------------|----|---------| | Average Transmitter Power Supply Current, T1 Mode <sup>1, 2, 3</sup> | | | | I <sub>TVCC</sub> | - | 108<br>60 | 123<br>- | mA<br>mA | 100% 1's<br>50% 1's | | | | Output load at TTIP | and TRING | | | RI | 25 | - | - | Ω | | | | | | | | Device F | Power Co | nsumptio | n | | | | | | | Mode | TVCC | Load | LEN | | | Тур | Max <sup>1,2</sup> | Unit | <b>Test Condition</b> | | | | | 3.3V | 75.0 | 000 | - | - | 350 | - | mW | 50% 1's | | | | E1 | | 75 Ω | | - | - | - | 470 | mW | 100% 1's | | | | Е | | 120 Ω | 000 | - | - | 330 | - | mW | 50% 1's | | | | | | | | - | - | - | 430 | mW | 100% 1's | | | | T1 <sup>3</sup> | 3.3V | 100 Ω | 101-111 | - | - | 410 | - | mW | 50% 1's | | | | 11 | 3.34 | 100 \$2 | 101-111 | - | - | - | 640 | mW | 100% 1's | | | | | | | | 75 Ω | 000 | - | - | 470 | - | mW | 50% 1's | | E1 | 5.0V | 75 12 | 000 | - | - | - | 640 | mW | 100% 1's | | | | LI | 5.00 | 120 Ω | 000 | - | - | 440 | - | mW | 50% 1's | | | | | 120 \$2 | | 000 | - | - | - | 650 | mW | 100% 1's | | | | T1 <sup>3</sup> | 5.0V | 100 Ω | 101-111 | - | - | 580 | - | mW | 50% 1's | | | | 11 | J.0V | | 101-111 | - | - | - | 870 | mW | 100% 1's | | | Maximum power and current consumption over the full operating temperature and power supply voltage range. Includes all channels. **Table 41. DC Characteristics** | | Parameter | | Min | Тур | Max | Unit | Test Condition | |--------------------------|---------------------------------------|------|------------|--------|------------|------|----------------| | High level input voltage | | Vih | 2 | _ | _ | V | | | Low level inp | Low level input voltage | | - | _ | 0.8 | V | | | High level or | utput voltage <sup>1</sup> | Voh | 2.4 | - | VCC | V | IOUT= 400μA | | Low level ou | Low level output voltage <sup>1</sup> | | - | _ | 0.4 | V | IOUT= 1.6mA | | | Low level input voltage | Vinl | - | - | 1/3VCC-0.2 | V | | | MODE,<br>LOOP0-3 | Midrange level input voltage | Vinm | 1/3VCC+0.2 | 1/2VCC | 2/3VCC-0.2 | V | | | and | High level input voltage | Vinh | 2/3VCC+0.2 | - | _ | V | | | JASEL | Low level input current | linl | - | - | 50 | μΑ | | | | High level input current | linh | - | _ | 50 | μA | | | Input leakag | Input leakage current | | -10 | | +10 | μA | | | Tri state leak | age current | lhz | -10 | | +10 | μA | | <sup>2.</sup> Power consumption includes power absorbed by line load and external transmitter components. <sup>3.</sup> T1 maximum values measured with maximum cable length (LEN = 111). Typical values measured with typical cable length (LEN = 101). <sup>4.</sup> Digital inputs are within 10% of the supply rails and digital outputs are driving a 50pF load. **Table 41. DC Characteristics (Continued)** | Parameter | Sym | Min | Тур | Max | Unit | Test Condition | |--------------------------------|-----|-----|-----|-----|-----------|-----------------------------------------------------------| | Tri state output current | Ihz | - | _ | 1 | μΑ | TTIP, TRING | | Line short circuit current | _ | - | - | 50 | mA<br>RMS | $2 \times 11 \Omega$ series resistors and 1:2 transformer | | Input Leakage (TMS, TDI, TRST) | _ | ı | ı | 50 | μA | | **Table 42. E1 Transmit Transmission Characteristics** | Р | arameter | Sym | Min | Тур | Max | Unit | Test Condition | |-----------------------------------------------------------------------|------------------------------------------------------------------------------------|--------|----------------|----------------|--------------|----------------|--------------------------------------------------| | Output pulse amplitude | 75Ω<br>120Ω | - | 2.14<br>2.7 | 2.37<br>3.0 | 2.60<br>3.3 | V<br>V | Tested at the line side | | Peak voltage of a space | 75Ω<br>120Ω | - | -0.237<br>-0.3 | | 0.237<br>0.3 | V<br>V | | | Transmit amplitude v | rariation with supply | - | -1 | | +1 | % | | | Difference between | oulse sequences | - | | | 200 | mV | For 17 consecutive pulses | | Pulse width ratio of t pulses | he positive and negative | - | 0.95 | | 1.05 | | At the nominal half amplitude | | Transmit transformer turns ratio for 75/120Ω characteristic impedance | | - | | 1:2 | | | Rt = 11 Ω ± 1% | | Note: Transmit return loss 75 Ω coaxial cable <sup>1</sup> | Note: 51kHz to 102 kHz Note: 102 kHz to 2.048 MHz Note: 2.048 MHz to 3.072 MHz | ı | 15<br>15<br>15 | 17<br>17<br>17 | - | dB<br>dB<br>dB | Using components in the LXD384 evaluation board. | | Transmit return loss 120 Ω twisted pair cable <sup>1</sup> | 51kHz to 102 kHz<br>102 kHz to 2.048 MHz<br>2.048 MHz to 3.072 MHz | - | 15<br>15<br>15 | 20<br>20<br>20 | - | dB<br>dB<br>dB | Using components in the LXD384 evaluation board. | | Transmit intrinsic jitter; 20Hz to 100kHz | | - | _ | 0.030 | 0.050 | U.I. | Tx path TCLK is jitter free | | Transmit noth dalay | Bipolar mode | | | 2 | | U.I. | JA Disabled | | Transmit path delay | Unipolar mode | | | 7 | | U.I. | - JA DISADIEO | | 1. Guaranteed by d | esign and other correlation me | thods. | | | | | | **Table 43. E1 Receive Transmission Characteristics** | Parameter | Sym | Min | Тур | Max | Unit | Test Condition | | |-----------------------------------------------------|-----|-----|-----|-----|------|-------------------------------------------|--| | Permissible cable attenuation | - | - | _ | 12 | dB | @1024 kHz | | | Receiver dynamic range | DR | 0.5 | _ | _ | Vp | | | | Signal to noise interference margin | S/I | -15 | - | _ | dB | Per G.703, O.151 @ 6 dB cable Attenuation | | | Data decision threshold | SRE | 43 | 50 | 57 | % | Rel. to peak input voltage | | | Data slicer threshold | - | - | 150 | _ | mV | | | | Guaranteed by design and other correlation methods. | | | | | | | | **Table 43. E1 Receive Transmission Characteristics (Continued)** | | Parameter | Sym | Min | Тур | Max | Unit | Test Condition | |---------------------------------------|----------------------------------------------------------|---------|----------------|------------|--------|----------------|-------------------------------------------------------------------------------------| | Loss of signal | threshold | _ | - | 200 | - | mV | | | LOS hysteres | is | _ | - | 50 | - | mV | | | Consecutive z | eros before loss of signal | - | - | 32<br>2048 | - | - | G.775 recommendation<br>ETSI 300 233 specification | | LOS reset | | _ | 12.5% | ī | - | - | 1's density | | Low limit | 1Hz to 20Hz | | 36 | | | U.I. | G735 recommendation | | input jitter | 20Hz to 2.4kHz | _ | 1.5 | - | _ | U.I. | Note 1 | | tolerance 1 | 18kHz to 100kHz | | 0.2 | | | U.I. | Cable Attenuation is 6 dB | | Differential receiver input impedance | | _ | _ | 70 | _ | kΩ | @1.024 MHz | | Input termination resistor tolerance | | _ | - | - | ±1 | % | | | Common mod | le input impedance to ground | _ | _ | 20 | _ | k W | | | Input return loss <sup>1</sup> | 51 kHz - 102 kHz<br>102 - 2048 kHz<br>2048kHz - 3072 kHz | _ | 20<br>20<br>20 | | _ | dB<br>dB<br>dB | Measured against nominal impedance using components in the LXD384 evaluation board. | | LOS delay tim | ne e | _ | - | 30 | _ | ∝σ | Data recovery mode | | LOS reset | | _ | 10 | - | 255 | marks | Data recovery mode | | Receive intrin | sic jitter, RCLK output | - | _ | 0.040 | 0.0625 | U.I. | Wide band jitter | | Receivepath | Bipolar mode | | | 1 | | U.I. | JA Disabled | | delay | Unipolar mode | | | 6 | | U.I. | - JA Disabled | | 1. Guarantee | d by design and other correlation | methods | | | | | • | **Table 44. T1 Transmit Transmission Characteristics** | | Parameter | Sym | Min | Тур | Max | Unit | Test Condition | | |------------------------------------------------|----------------------------------------------------------|-----|-------------|-----|----------------------------------|---------------------|----------------------------------------------------|--| | Output pulse ampl | litude | _ | 2.4 | 3.0 | 3.6 | V | Measured at the DSX | | | Peak voltage of a space | | - | -0.15 | _ | +0.15 | V | | | | Driver output impe | edance <sup>1</sup> | - | - | 1 | _ | Ω | @ 772 KHz | | | Transmit amplitude variation with power supply | | - | -1 | - | +1 | % | | | | Ratio of positive to negative pulse amplitude | | - | 0.95 | _ | 1.05 | - | T1.102, isolated pulse | | | Difference between pulse sequences | | - | - | - | 200 | mV | For 17 consecutive | | | Pulse width variati | on at half amplitude | _ | - | _ | 20 | ns | pulses, GR-499-CORE | | | Jitter added by<br>Transmitter <sup>1</sup> | 10Hz - 8KHz<br>8KHz - 40KHz<br>10Hz - 40KHz<br>Wide Band | _ | - | - | 0.020<br>0.025<br>0.025<br>0.050 | UI <sub>pk-pk</sub> | AT&T Pub 62411<br>TCLK is jitter free. | | | Output power levels <sup>2</sup> | @ 772 KHz<br>@ 1544 KHz | - | 12.6<br>-29 | - | 17.9 | dBm<br>dBm | T1.102 - 1993<br>Referenced to power at<br>772 KHz | | Guaranteed by design and other correlation methods. Power measured in a 3 KHz bandwidth at the point the signal arrives at the distribution frame for an all 1's pattern. Table 44. T1 Transmit Transmission Characteristics (Continued) | P | arameter | Sym | Min | Тур | Max | Unit | Test Condition | |-----------------------------------|--------------------------------------------------------------------|-----|----------------|----------------|-----|----------------|--------------------------------------------------------------------------------------------| | Transmit return loss <sup>1</sup> | 51kHz to 102 kHz<br>102 kHz to 2.048 MHz<br>2.048 MHz to 3.072 MHz | - | 15<br>15<br>15 | 21<br>21<br>21 | ı | dB<br>dB<br>dB | With transmit series resistors (TVCC=5V). Using components in the LXD384 evaluation board. | | Transmit path delay | Bipolar mode | | | 2 | | U.I. | JA Disabled | | Transmit patriciay | Unipolar mode | | | 7 | | U.I. | on Disabled | <sup>1.</sup> Guaranteed by design and other correlation methods. **Table 45. T1 Receive Transmission Characteristics** | | Parameter | Sym | Min | Тур | Max | Unit | Test Condition | |-----------------------------------------------|-----------------------------------------------------------|-----------|------------------|-------|--------|----------------------|--------------------------------------------------------------------------------------| | Permissible ca | able attenuation | _ | ı | - | 12 | dB | @ 772 KHz | | Receiver dyna | amic range | DR | 0.5 | - | _ | Vp | | | Signal to noise | e interference margin | S/I | -16.5 | - | _ | dB | @ 655 ft. of 22 ABAM cable | | Data decision | threshold | SRE | 63 | 70 | 77 | % | Rel. to peak input voltage | | Data slicer thr | eshold | _ | - | 150 | - | mV | | | Loss of signal | threshold | _ | - | 200 | _ | mV | | | LOS hysteres | is | _ | - | 50 | _ | mV | | | Consecutive z | eros before loss of signal | _ | 100 | 175 | 250 | - | T1.231 - 1993 | | LOS reset | | _ | 12.5% | - | - | _ | 1's density | | Low limit input jitter tolerance <sup>1</sup> | 0.1Hz to 1Hz<br>4.9Hz to 300Hz<br>10KHz to 100KHz | - | 138<br>28<br>0.4 | - | - | U.I.<br>U.I.<br>U.I. | AT&T Pub. 62411 | | Differential red | ceiver input impedance | - | - | 70 | - | kΩ | @772 kHz | | Input terminat | ion resistor tolerance | - | - | | ±1 | % | | | Common mod | le input impedance to ground | - | - | 20 | - | kΩ | | | Input return loss <sup>1</sup> | 51 KHz - 102 KHz<br>102 - 2048 KHz<br>2048 KHz - 3072 KHz | - | 20<br>20<br>20 | - | - | dB<br>dB<br>dB | Measured against nominal impedance. Using components in the LXD384 evaluation board. | | LOS delay tim | ne | - | - | 30 | - | μs | Data recovery mode | | LOS reset | | - | 10 | - | 255 | - | Data recovery mode | | Receive intrin | sic jitter, RCLK output <sup>1</sup> | - | - | 0.035 | 0.0625 | U.I. | Wide band jitter | | Receive | Bipolar mode | | | 1 | | U.I. | JA Disabled | | path delay | Unipolar mode | | | 6 | | U.I. | - JA Disabled | | 1. Guarantee | ed by design and other correlation | n methods | | | | | • | <sup>2.</sup> Power measured in a 3 KHz bandwidth at the point the signal arrives at the distribution frame for an all 1's pattern. **Table 46. Jitter Attenuator Characteristics** | Parar | neter | | Min | Тур | Max | Unit | Test Condition | |-----------------------------------------------------------------------------|--------------------------------------------|---------------|--------------------------------|-------|------|------|-------------------------------------------------------------------------| | | JACF = | 32bit<br>FIFO | - | 2.5 | - | Hz | | | E1 jitter attenuator 3dB corner frequency, host | | 64bit<br>FIFO | - | 3.5 | - | Hz | | | mode <sup>1</sup> | JACF = | 32bit<br>FIFO | - | 2.5 | - | Hz | | | | 1 | 64bit<br>FIFO | - | 3.5 | - | Hz | | | | JACF = | 32bit<br>FIFO | - | 3 | - | Hz | Sinusoidal jitter modulation | | T1 jitter attenuator 3dB corner frequency, host | | 64bit<br>FIFO | - | 3 | - | Hz | | | mode <sup>1</sup> | JACF = | 32bit<br>FIFO | - | 6 | - | Hz | | | | | 64bit<br>FIFO | - | 6 | - | Hz | | | Jitter attenuator 3dB co | | E1 | - | 3.5 | - | Hz | | | frequency, hardware m | ode <sup>1</sup> | T1 | - | 6 | - | Hz | | | Data latency delay | | 32bit<br>FIFO | - | 17 | - | UI | Delay through the Jitter attenuator only. Add receive and transmit path | | Data laterity delay | | 64bit<br>FIFO | - | 33 | - | UI | delay for total throughput delay. | | Input jitter tolerance be | fore FIFO | 32bit<br>FIFO | - | 24 | - | UI | | | overflow or underflow | | 64bit<br>FIFO | - | 56 | - | UI | | | E1 jitter attenuation | @ 3 Hz<br>@ 40 Hz<br>@ 400 Hz<br>@ 100 KHz | | -0.5<br>-0.5<br>+19.5<br>+19.5 | - | - | dB | ITU-T G.736, See Figure 35 on page 75 | | @ 1 Hz<br>@ 20 Hz<br>T1 jitter attenuation @ 1 KHz<br>@ 1.4 KHz<br>@ 70 KHz | | | 0<br>0<br>33.3<br>40<br>40 | - | - | dB | AT&T Pub. 62411, See Figure 35 on page 75 | | Output Jitter in remote | loopback <sup>1</sup> | | | 0.060 | 0.11 | UI | ETSI CTR12/13 Output jitter | | 1. Guaranteed by desi | ign and other co | rrelation | methods | | | • | • | **Table 47. Analog Test Port Characteristics** | Parameter | Sym | Min | Тур | Max | Unit | Test Condition | |----------------------|--------|-----|-----|-----|------|----------------| | 3 dB bandwidth | At13db | - | 5 | - | MHz | | | Input voltage range | At1iv | 0 | - | VCC | V | | | Output voltage range | At2ov | 0 | - | VCC | V | | **Figure 19. Transmit Clock Timing Diagram** **Table 48. Transmit Timing Characteristics** | Parameter | | Sym | Min | Тур | Max | Unit | Test Condition | |------------------------------------|--------------------------|--------|------|-------|-----|------|-----------------------------------------| | Master clock frequency | E1 | MCLK | - | 2.048 | - | MHz | | | Master Clock frequency | T1 | MCLK | - | 1.544 | - | MHz | | | Master clock tolerance | | - | -100 | _ | 100 | ppm | | | Master clock duty cycle | | - | 40 | _ | 60 | % | | | Output pulse width | E1 | Tw | 219 | 244 | 269 | ns | | | Output puise widin | T1 | Tw | 291 | 324 | 356 | ns | | | Transmit clock frequency | E1 | Tclke1 | - | 2.048 | - | MHz | | | Transmit clock frequency | T1 | Tclkt1 | - | 1.544 | - | MHz | | | Transmit clock tolerance | Transmit clock tolerance | | -50 | _ | +50 | ppm | | | Transmit clock burst rate | | Tclkb | - | _ | 20 | MHz | Gapped transmit clock | | Transmit clock duty cycle | | Tdc | 10 | _ | 90 | % | NRZ mode | | E1 TPOS/TNEG pulse width (RZ mo | ode) | Tmpwe1 | 236 | - | 252 | ns | RZ mode (TCLK = H for >16 clock cycles) | | TPOS/TNEG to TCLK setup time | | Tsut | 20 | - | - | ns | | | TCLK to TPOS/TNEG hold time | | Tht | 20 | - | - | ns | | | Delay time OE Low to driver High Z | | Toez | - | - | 1 | μs | | | Delay time TCLK Low to driver h | High Z | Ttz | 50 | 60 | 75 | μs | | Datasheet Datasheet | Table 49 | Receive | Timing | Characteri | stics | |-----------|----------|-----------------------------------------|--------------|-------| | Table TJ. | IVECEIVE | 1 1111111111111111111111111111111111111 | Cital acteri | Julio | | Parameter | | Sym | Min | Тур | Max | Unit | Test Condition | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|-----|------|-----|------|-----------------------------------------| | | E1 | _ | ı | ±80 | - | ppm | Relative to | | Clock recovery capture range | T1 | ı | - | ±180 | - | ppm | nominal frequency<br>MCLK = ±100<br>ppm | | Receive clock duty cycle <sup>1</sup> | • | Rckd | 40 | 50 | 60 | % | | | Receive clock pulse width <sup>1</sup> | E1 | Tpw | 447 | 488 | 529 | ns | | | Neceive clock pulse width | T1 | Tpw | 583 | 648 | 713 | ns | | | Receive clock pulse width Low time | E1 | Tpwl | 203 | 244 | 285 | ns | | | Nederve clock pulse width Low time | T1 | Tpwl | 259 | 324 | 389 | ns | | | Receive clock pulse width High time | E1 | Tpwh | 203 | 244 | 285 | ns | | | receive clock pulse width riigh time | T1 | Tpwh | 259 | 324 | 389 | ns | | | Rise/fall time <sup>4</sup> | | Tr | 20 | _ | _ | ns | @ CL=15 pF | | RPOS/RNEG pulse width (MCLK=H) <sup>2</sup> | E1 | Tpwdl | 200 | 244 | 300 | ns | | | THE CONTINUES PURSE WIGHT (WOLK-11) | T1 | Tpwdl | 250 | 324 | 400 | ns | | | RPOS/RNEG to RCLK rising setup time | E1 | Tsur | 200 | 244 | _ | ns | | | THE CONTROL TO THE CONTROL | T1 | 1501 | 200 | 324 | _ | ns | | | RCLK Rising to RPOS/RNEG hold time | E1 | Thr | 200 | 244 | _ | ns | | | ROLK Rising to IXI GO/RIVE O Hold time | T1 | 1111 | 200 | 324 | _ | ns | | | Delay time between RPOS/RNEG and RCLI | < | | _ | _ | 5 | ns | MCLK = H <sup>3</sup> | <sup>1.</sup> RCLK duty cycle widths will vary depending on extent of received pulse jitter displacement. Maximum and minimum RCLK duty cycles are for worst case jitter conditions (0.2UI displacement for E1 per ITU G.823). Figure 20. Receive Clock Timing Diagram <sup>2.</sup> Clock recovery is disabled in this mode. <sup>3.</sup> If MCLK = H the receive PLLs are replaced by a simple EXOR circuit. <sup>4.</sup> For all digital outputs. **Table 50. Intel Mode Read Timing Characteristics** | Parameter <sup>2</sup> | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |--------------------------------------------|-------|-----|------------------|-----|------|-----------------| | Address setup time to latch | Tsalr | 10 | - | _ | ns | | | Valid address latch pulse width | TvI | 30 | - | = | ns | | | Latch active to active read setup time | Tslr | 10 | - | _ | ns | | | Chip select setup time to active read | Tscsr | 0 | - | = | ns | | | Chip select hold time from inactive read | Thcsr | 0 | - | _ | ns | | | Address hold time from inactive ALE | Thalr | 5 | | | ns | | | Active read to data valid delay time | Tprd | 10 | - | 50 | ns | | | Address setup time to RD inactive | Thar | 1 | - | = | ns | | | Address hold time from RD inactive | Tsar | 5 | - | _ | ns | | | Inactive read to data tri-state delay time | Tzrd | 3 | - | 35 | ns | | | Valid read signal pulse width | Tvrd | 60 | - | _ | ns | | | Inactive read to inactive INT delay time | Tint | _ | - | 10 | ns | | | Active chip select to RDY delay time | Tdrdy | 0 | - | 12 | ns | | | Active ready Low time | Tvrdy | _ | - | 40 | ns | | | Inactive ready to tri-state delay time | Trdyz | _ | - | 3 | ns | | <sup>1.</sup> Typical figures are at 25 C and are for design aid only; not guaranteed and not subject to production testing. **Table 51. JTAG Timing Characteristics** | Parameter | Sym | Min | Тур | Max | Unit | Test Conditions | |---------------------------------------|------|-----|-----|-----|------|-----------------| | Cycle time | Тсус | 200 | - | - | ns | | | J-TMS/J-TDI to J-TCK rising edge time | Tsut | 50 | - | - | ns | | | J-CLK rising to J-TMS/L-TDI hold time | Tht | 50 | - | - | ns | | | J-TCLK falling to J-TDO valid | Tdod | - | - | 50 | ns | | Figure 21. JTAG Timing <sup>2.</sup> C<sub>L</sub>= 100pF on D0-D7, all other outputs are loaded with 50pF. Figure 22. Non-Multiplexed Intel Mode Read Timing Figure 23. Multiplexed Intel Read Timing **Table 52. Intel Mode Write Timing Characteristics** | Parameter <sup>2</sup> | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-------------------------------------------|-------|-----|------------------|-----|------|-----------------| | Address setup time to latch | Tsalw | 10 | - | _ | ns | | | Valid address latch pulse width | Tvl | 30 | - | _ | ns | | | Latch active to active write setup time | Tslw | 10 | - | _ | ns | | | Chip select setup time to active write | Tscsw | 0 | _ | _ | ns | | | Chip select hold time from inactive write | Thcsw | 0 | - | _ | ns | | | Address hold time from inactive ALE | Thalw | 5 | | | ns | | | Data valid to write active setup time | Tsdw | 40 | - | - | ns | | | Data hold time to active write | Thdw | 30 | _ | _ | ns | | | Address setup time to WR inactive | Thaw | 2 | - | - | ns | | | Address hold time from WR inactive | Tsaw | 6 | _ | - | ns | | <sup>1.</sup> Typical figures are at 25 C and are for design aid only; not guaranteed and not subject to production testing. C<sub>L</sub>= 100pF on D0-D7, all other outputs are loaded with 50pF. These times don't apply for Reset Register 0Ah, since RDY line goes low once during the cycle. Please refer to Reset Operation and Host Mode sections for more information. **Table 52. Intel Mode Write Timing Characteristics** (Continued) | Parameter <sup>2</sup> | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-----------------------------------------------------|-------|-----|------------------|-----|------|-----------------| | Valid write signal pulse width | Tvwr | 60 | _ | - | ns | | | Inactive write to inactive INT delay time | Tint | _ | _ | 10 | ns | | | Chip select to RDY delay time <sup>3</sup> | Tdrdy | 0 | _ | 12 | ns | | | Active ready Low time | Tvrdy | _ | _ | 40 | ns | | | Inactive ready to tri-state delay time <sup>3</sup> | Trdyz | _ | _ | 3 | ns | | - 1. Typical figures are at 25 C and are for design aid only; not guaranteed and not subject to production testing. - 2. $C_L = 100 pF$ on D0-D7, all other outputs are loaded with 50pF. - 3. These times don't apply for Reset Register 0Ah, since RDY line goes low once during the cycle. Please refer to Reset Operation and Host Mode sections for more information. Figure 24. Non-Multiplexed Intel Mode Write Timing -tSLW ALE tSCSW → tHCSW ◄ $\overline{\mathsf{cs}}$ tVWR $\overline{\mathsf{WR}}$ ∢tHALW ▶ **∢**tHDW +tSALW → –tSDW → AD7-AD0 **ADDRESS** WRITE DATA -tINT ĪNT tDRDY→ -tDRDYZ **←**-tDRDY--tVRDY Tristate Tristate **RDY** Figure 25. Multiplexed Intel Mode Write Timing **Table 53. Motorola Bus Read Timing Characteristics** | Parameter <sup>2</sup> | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-------------------------------------------------------|--------|-----|------------------|-----|------|-----------------| | Address setup time to address or data strobe | Tsar | 10 | _ | _ | ns | | | Address hold time from address or data strobe | Thar | 5 | _ | _ | ns | | | Valid address strobe pulse width | Tvas | 95 | - | - | ns | | | R/W setup time to active data strobe | Tsrw | 10 | - | - | ns | | | R/W hold time from inactive data strobe | Thrw | 0 | - | _ | ns | | | Chip select setup time to active data strobe | Tscs | 0 | - | _ | ns | | | Chip select hold time from inactive data strobe | Thcs | 0 | - | _ | ns | | | Address strobe active to data strobe active delay | Tasds | 20 | - | _ | ns | | | Delay time from active data strobe to valid data | Tpds | 3 | - | 30 | ns | | | Delay time from inactive data strobe to data High Z | Tdz | 3 | - | 30 | ns | | | Valid data strobe pulse width | Tvds | 60 | - | - | ns | | | Inactive data strobe to inactive INT delay time | Tint | _ | - | 10 | ns | | | Data strobe inactive to address strobe inactive delay | Tdsas | 15 | - | - | ns | | | DS asserted to ACK asserted delay | Tdackp | _ | - | 40 | ns | | | DS deasserted to ACK deasserted delay | Tdack | _ | - | 10 | ns | | | Active ACK to valid data delay | Tpack | - | - | 0 | ns | | Typical figures are at 25 C and are for design aid only; not guaranteed and not subject to production testing. C<sub>L</sub>= 100pF on D0-D7, all other outputs are loaded with 50pF. Figure 26. Non-Multiplexed Motorola Mode Read Timing Figure 27. Multiplexed Motorola Mode Read Timing **Table 54. Motorola Mode Write Timing Characteristics** | Parameter <sup>2</sup> | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |---------------------------------------------------|-------|-----|------------------|-----|------|-----------------| | Address setup time to address strobe | Tsas | 10 | - | - | ns | | | Address hold time to address strobe | Thas | 5 | _ | - | ns | | | Valid address strobe pulse width | Tvas | 95 | _ | - | ns | | | R/W setup time to active data strobe | Tsrw | 10 | _ | - | ns | | | R/W hold time from inactive data strobe | Thrw | 0 | _ | - | ns | | | Chip select setup time to active data strobe | Tscs | 0 | _ | - | ns | | | Chip select hold time from inactive data strobe | Thcs | 0 | - | - | ns | | | Address strobe active to data strobe active delay | Tasds | 20 | _ | - | ns | | | Data setup time to DS deassertion | Tsdw | 40 | - | - | ns | | | Data hold time from DS deassertion | Thdw | 30 | _ | - | ns | | | Valid data strobe pulse width | Tvds | 60 | _ | - | ns | | | Inactive data strobe to inactive INT delay time | Tint | - | _ | 10 | ns | | Typical figures are at 25 C and are for design aid only; not guaranteed and not subject to production testing. C<sub>L</sub>= 100pF on D0-D7, all other outputs are loaded with 50pF. Table 54. Motorola Mode Write Timing Characteristics (Continued) | Parameter <sup>2</sup> | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-------------------------------------------------------|--------|-----|------------------|-----|------|-----------------| | Data strobe inactive to address strobe inactive delay | Tdsas | 15 | - | - | ns | | | Active data strobe to ACK output enable time | Tdack | 0 | 1 | 12 | ns | | | DS asserted to ACK asserted delay | Tdackp | | ı | 40 | ns | | Typical figures are at 25 C and are for design aid only; not guaranteed and not subject to production testing. C<sub>L</sub>= 100pF on D0-D7, all other outputs are loaded with 50pF. Figure 28. Non-Multiplexed Motorola Mode Write Timing Figure 29. Multiplexed Motorola Mode Write Timing **Table 55. Serial I/O Timing Characteristics** | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Condition | |-----------------------------------------------------------------------|---------------|--------------|------------------|---------------|------------|-------------------| | Rise/fall time any pin | Trf | - | - | 100 | ns | Load 1.6mA, 50 pF | | SDI to SCLK setup time | Tdc | 5 | - | - | ns | | | SCLK to SDI hold time | Tcdh | 5 | - | - | ns | | | SCLK Low time | Tcl | 25 | - | - | ns | | | SCLK High time | Tch | 25 | - | - | ns | | | SCLK rise and fall time | Tr, Tf | - | - | 50 | ns | | | CS falling edge to SCLK rising edge | Tcc | 10 | - | - | ns | | | Last SCLK edge to CS rising edge | Tcch | 10 | - | - | ns | | | CS inactive time | Tcwh | 50 | - | - | ns | | | SCLK to SDO valid delay time | Tcdv | - | - | 5 | ns | | | SCLK falling edge or $\overline{\text{CS}}$ rising edge to SDO High Z | Tcdz | - | 10 | - | ns | | | 1. Typical figures are at 25 $^{\circ}$ and are for de | esign aid onl | y; not guara | nteed and n | ot subject to | production | testing. | Figure 30. Serial Input Timing Figure 31. Serial Output Timing Table 56. Transformer Specifications<sup>3</sup> | Tx/Rx | Turns Ratio <sup>1</sup> | Primary<br>Inductance<br>mH<br>(min.) | Leakage<br>Inductance<br>μH<br>(max.) | Interwinding<br>Capacitance<br>pF<br>(max.) | $\begin{array}{c} \mathbf{DCR} \\ \Omega \\ (\mathbf{max.}) \end{array}$ | Dielectric Breakdown<br>Voltage<br>V <sup>2</sup><br>(min.) | |-------|--------------------------|---------------------------------------|---------------------------------------|---------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------| | TX | 1:2 | 1.2 | 0.60 | 60 | 0.70 pri<br>1.20 sec | 1500 Vrms | | RX | 1:2 | 1.2 | 0.60 | 60 | 1.10 pri<br>1.10 sec | 1500 Vrms | - 1. Transformer turns ratio accuracy is $\pm 2\%$ . - This parameter is application dependent.LIU side: Line side. Refer to the FAQ or Application Note "Transformer Specification for Intel® Transceiver Applications" for recommended magnetics. Table 57. G.703 2.048 Mbit/s Pulse Mask Specifications | Parameter | С | able | Unit | |---------------------------------------------------------------------------|---------|----------|------| | Falameter | TWP | Coax | Onit | | Test load impedance | 120 | 75 | Ω | | Nominal peak mark voltage | 3.0 | 2.37 | V | | Nominal peak space voltage | 0 ±0.30 | 0 ±0.237 | V | | Nominal pulse width | 244 | 244 | ns | | Ratio of positive and negative pulse amplitudes at center of pulse | 95-105 | 95-105 | % | | Ratio of positive and negative pulse amplitudes at nominal half amplitude | 95-105 | 95-105 | % | Figure 32. E1, G.703 Mask Templates Table 58. T1.102 1.544 Mbit/s Pulse Mask Specifications | Parameter | Cable | Unit | | |-------------------------------------------------|---------|-------|--| | Farameter | TWP | Offic | | | Test load impedance | 100 | Ω | | | Nominal peak mark voltage | 3.0 | V | | | Nominal peak space voltage | 0 ±0.15 | V | | | Nominal pulse width | 324 | ns | | | Ratio of positive and negative pulse amplitudes | 95-105 | % | | Figure 35. Jitter Transfer Performance Figure 36. Output Jitter for CTR12/13 applications # 5.1 Recommendations and Specifications | AT&T | Pub 62411 | |---------------|-----------------------------------------------------------------------------------------| | ANSI T1.102 - | 199X Digital Hierarchy Electrical Interface | | ANSI T1.231 - | 1993 Digital Hierarchy Layer 1 In-Service Digital Transmission Performance | | | Monitoring | | Bellcore | TR-TSY-000009 Asynchronous Digital Multiplexes Requirements and Objectives | | Bellcore | GR-253-CORE SONET Transport Systems Common Generic Criteria | | Bellcore | GR-499-CORE Transport Systems Generic Requirements | | G.703 | Physical/electrical characteristics of hierarchical digital interfaces | | G. 704 | Functional characteristics of interfaces associated with network nodes | | G.735 | Characteristics of Primary PCM multiplex equipment operating at 2048 kbit/s and | | | offering digital access at 384 kbit/s and/or synchronous digital access at 64 kbit/s | | G.736 | Characteristics of a synchronous digital multiplex equipment operating at 2048 | | | kbit/s | | G.772 | Protected Monitoring Points provided on Digital Transmission Systems | | G.775 | Loss of signal (LOS) and alarm indication (AIS) defect detection and clearance criteria | | G.783 | Characteristics of Synchronous Digital Hierarchy (SDH) Equipment Functional | | | Blocks | | G.823 | The control of jitter and wander within digital networks which are based on the | | | 2048 kbit/s hierarchy | | O.151 | Specification of instruments to measure error performance in digital systems | | | OFTEL OTR-001 Short Circuit Current Requirements | | ETS 300166 | Physical and Electrical Characteristics | | ETS 300386-1 | Electromagnetic Compatibility Requirement | | | | # 6.0 Mechanical Specifications Figure 37. Low Quad Flat Package (LQFP) Dimensions ## 6.1 Top Label Markings Figure 38 shows a sample LQFP package for the LXT388 Transceiver. Notes: - 1. In contrast to the Pb-Free (RoHS-compliant) LQFP package, the non-RoHS-compliant package does not have the "e3" symbol in the last line of the package label. - 2. Further information regarding RoHS and lead-free components can be obtained from your local Intel representative. For general information, see <a href="http://www.intel.com/technology/silicon/leadfree.htm">http://www.intel.com/technology/silicon/leadfree.htm</a>. Figure 38. Sample LQFP Package – Intel® DJLXT388LE Transceiver Figure 39 shows a sample Pb-Free (RoHS-compliant) LQFP package for the LXT388 Transceiver. # Figure 39. Sample Pb-Free (RoHS-Compliant) LQFP Package – Intel® WJLXT388LE Transceiver # 7.0 Product Ordering Information Table 59 provides LXT388 Transceiver product ordering information. Figure 40 illustrates the ordering information matrix. ## **Table 59. Product Ordering Information** | Product Number | Revision | Package Type | Pin Count | RoHS Compliant | |----------------|----------|--------------|-----------|----------------| | DJLXT388LE.B2 | B2 | LQFP | 100 | No | | WJLXT388LE.B2 | B2 | LQFP | 100 | Yes | Figure 40. Ordering Information Matrix – Sample